DOI QR코드

DOI QR Code

Analytical Surface Potential Model with TCAD Simulation Verification for Evaluation of Surrounding Gate TFET

  • Samuel, T.S. Arun (Dept. of Electronics and Communication Engineering, Thiagarajar College of Engineering) ;
  • Balamurugan, N.B. (Dept. of Electronics and Communication Engineering, Thiagarajar College of Engineering) ;
  • Niranjana, T. (Dept. of Electronics and Communication Engineering, Thiagarajar College of Engineering) ;
  • Samyuktha, B. (Dept. of Electronics and Communication Engineering, Thiagarajar College of Engineering)
  • Received : 2013.09.27
  • Accepted : 2013.10.31
  • Published : 2014.03.01

Abstract

In this paper, a new two dimensional (2D) analytical modeling and simulation for a surrounding gate tunnel field effect transistor (TFET) is proposed. The Parabolic approximation technique is used to solve the 2-D Poisson equation with suitable boundary conditions and analytical expressions for surface potential and electric field are derived. This electric field distribution is further used to calculate the tunneling generation rate and thus we numerically extract the tunneling current. The results show a significant improvement in on-current characteristics while short channel effects are greatly reduced. Effectiveness of the proposed model has been confirmed by comparing the analytical results with the TCAD simulation results.

Keywords

1. Introduction

The primary challenges faced in scaling a complementary metal oxide semiconductor (CMOS) device are to ensure the increased functionality per unit cost and improvement in the performance of device. The Surrounding Gate MOSFETs is considered one of the most promising devices for down scaling below 100nm [1, 2]. By surrounding the channel completely, the gate gains increased the electrostatic control of the channel and short channel effects can be drastically suppressed [3]. Apart from the benefit of allowing a shorter channel, the SG MOSFETs can achieve a higher packing density due to their enhanced current drive compared to planar MOSFETs. However, even in SG MOSFET devices, Short channel effects (SCE) such as the threshold voltage roll-off, leakage current and the subthreshold swing degradation, cannot be neglected for channel lengths in nano meter regime. Hence, several new devices are being proposed to keep up the scaling law proposed by Gordon Moore, and among them, Tunnel field-effect transistor has been considered as a best alternative device in the standard CMOS for low power applications. Due to the built-in tunnel barrier, the TFET device suffers less short channel effects, in comparison with the conventional planar MOSFET devices. TFETs show a very small leakage current in the range of femto amperes (fA) [4], when the device is turned off. Also TFET offers much smaller Vt roll-off while scaling because threshold voltage depends on the band bending in small tunnel region, but not the whole channel region.

In spite of these merits, one factor that deters the performance of a TFET is its low ON-current (ION). Hence a various number of methods are proposed to improve the ION of TFETs.

In order to enhance the ON current (ION), various design improvements in terms of band gap engineering [5], hetero junction TFETs [6] strained silicon [7], novel architectures like carbon nanotube TFETs [8], double gate (DG) TFET [9], Dual material gate (DMG) TFET [10] and DMG DGTFETs [11] have been proposed. Sandow et al., [12] proposed experimental studies on the performance of ultrathin body SOI tunnel FETs depending on channel length, gate oxide thickness and source/drain doping concentrations. By reducing the gate oxide thickness from 4.5 nm to 3.5 nm leads to increase the maximum saturation current by a factor of 6. Kathy Boucart [9] proposed a novel design for a DG TFET, which is made up of high-K gate dielectric offers an ON-current as high as 0.23 mA for a gate voltage of 1.8 V, an OFF-current of less than 1 fA and the subthreshold swing of 57 mV/dec. However the ON current of the DG TFET is still to be improved. Sneh Saurabh [11] proposed a new DMDG TFET, incorporating with DMG structure and DG structure. This device offers excellent device performance like increased ON current, reduced OFF current, improved subthreshold slop and immunity against DIBL effects. However the device performances have been analyzed using 2-D device simulator ATLAS and ION current not reached the level of CMOS technology. Moreover they have discussed only drain current characteristics by varying the dual metal work functions.

The above models deal only with simulation and only a few analytical models were proposed. There are many methods to model the device analytically and to calculate the Surface potential, Electric field and drain current. It includes superposition method, Green function method, parabolic approximation method, Fourier series expansion method and numerical methods. Lee [13] proposed a model for potential and electric field for Single material Gate TFET using superposition technique. Despite of the accuracy of above models, it involves a lot of mathematical complexity and makes its understanding difficult.

Vandenberghe et al [14] suggested that there are two different types of tunneling current happening in two locations in the TFET device, such as point tunneling and line tunneling. They developed a simple analytical model for these two different types of tunneling currents in the TFET using Kane’s model. However, this model determines the tunnel current of a single-gate TFET, but there is no straightforward extension of the model to other gate configurations. Verhulst et al., [15] developed a new modeling framework, starting from the Vandenberghe [14] work and making a simplification, such that a direct comparison between a single-gate, double-gate, and gate-all-around (GAA) configuration can be made. This work also gives insight in the impact of the choice of tunnel path in two- or three-dimensional TFET configurations. However the effect of drain bias is not included to this model. Bardon [16] proposed potential and electric field model for a Double Gate TFET using pseudo 2-D solution. 1-D poisson’s equation based modeling of TFET has been proposed by Verhulst [17].

In this paper, we propose a Surrounding gate TFET structure which enhances the ION current during device operation. The aim of this work is, to study the potential benefits offered by the Surrounding Gate TFET by using parabolic approximation technique for the first time, which is simple and accurate. The analytical model is developed using two dimensional solution of Poisson equation. This model is used to calculate the surface potential and electric field distribution in the device and the drain current IDS is derived from the electric field using Kane’s model. This paper is organized as follows: Section 2 shows model derivation of this work. The result and discussions are analyzed in Section 3 and Section 4 contains a summary of the conclusions.

 

2. Model Derivation

The cross section view of a Surrounding gate TFET is shown in Fig. 1.The coordinate system consists of a radial direction r, a vertical direction z, and an angular component θ in the plane of the radial direction. The source and drain is made of highly doped p-type and n-type regions respectively. The intermediate channel region is made of a moderately doped n-type layer. Silicon-di-oxide (SiO2) is used as the gate dielectric. Based on the positive or negative potential applied to the gate terminal, the device behaves as n type TFET and p type TFET respectively. If a positive gate voltage is applied, the transistor behaves as a n-TFET and a negative gate voltage is applied, the transistor behaves as a p-TFET. The device physical parameters are summarized in Table 1. Increasing the positive voltage on the gate narrows the energy barrier between the source and intrinsic region. Then electrons tunnel from the valence band of the p-doped source to the conduction band in the intrinsic body and then move toward the n-doped drain by drift diffusion.

Fig. 1.Surrounding gate TFETs: (a) Schematic diagram; (b) Cross sectional diagram.

Table 1.Process parameters for simulated surrounding gate TFET

2.1 Surface potential

For the simplicity of derivation, it has been assumed that the TFET is operated in the subthreshold region where mobile carriers are negligible and that source-channel and drain-channel junctions are abrupt. No depletion in the source and drain region has been assumed. To obtain potential distribution throughout the device and the channel potential at the SiO2-Si interface, the 2-D Poisson’s/ Laplace Equation used is given as:

To solve the 2-D Poisson’s Equation for n channel surrounding gate TFET, the parabolic approximation approach is employed. The parabolic approach is applied to estimate the potential distribution over the 2-D space (along the device length and device depth) and the potential solution is given as:

Where the arbitrary constants C0(z), C1(z) and C2(z) are functions of z only.

The boundary conditions required for the solution of Eq. (1) are,

(a) The surface potential φs(z) is a function of z only.

(b) The electric field in the center of the silicon pillar is zero.

(c) The electric field at the silicon / oxide interface is continuous.

Here

(d) The potential at the source end is

(e) The potential at the drain end is

Where Vbi is the built in potential.

EG is Band gap energy, q is elementary charge, VGS is Gate to Source voltage, VDS is Drain to Source voltage, εsi is relative permittivity of silicon and εox is relative permittivity of silicon dioxide.

Applying all the boundary conditions to Eq. (2), the coefficients C0(z), C1(z) and C2(z) can be rewritten as functions of surface potential φs(z) , i.e.,

Substituting the Eq. (8-10) in (2), we get

The surface Potential φs(z) can be obtained by solving the Poisson’s Eq. (1) using (11).

By solving the second-order differential Eqs. (12), we get,

χ is the electron affinity. λ is the characteristics length. This natural length is an easy guide for choosing device parameters.

The coefficients of A and B can be expressed as,

2.2 Electric field

The electric-field distribution along the channel length can be obtained by differentiating the surface potential. The lateral electric field can be written as,

The vertical electric field can be written as,

2.3 Drain current

The flow of current IDS in a surrounding gate TFET is based on Band-to-Band Tunneling (BTBT) of electrons from the valance band of the source to the conduction band of the channel region. The tunneling generation rate (G) can be calculated using Kane’s model [18, 19]. The total drain current is then computed by integrating the band to band generation rate over the volume of the device.

For the calculation of tunneling Generation rate (G), Kane’s Model has been employed [18, 19]

is the magnitude of the electric field which is defined as and Eg is the energy band gap. m0 is the rest mass of an electron, me and mh are the electron and hole effective masses respectively.

 

3. Result and Discussion

To verify the accuracy of the analytical model, two-dimensional device simulation has been performed by using TCAD Sentaurus [20]. The models available in TCAD to simulate band-to-band tunneling are Kane’s Band-to-Band model, Hurkx’s Band-to-Band model, Schenk’s Band-to-Band model and the dynamic Non Local Band-to-Band model. In our work the Kane’s model is used to evaluate the band-to-band generation rate. The proposed analytical model, results have been compared with simulation results.

Fig. 2 shows the calculated surface potential profile for different gate voltage of the surrounding gate TFET structure along with the simulated potential profile. As the gate voltage increases, the potential in the lightly doped region increases. The analytical results have been compared with the TCAD simulated results and a good agreement is achieved.

Fig. 2.Surface potential profiles of surrounding gate-TFET for Channel Length L=20nm and VDS=0.1V with different gate biases.

Fig. 3 shows the calculated surface potential profile for different drain voltages of the surrounding gate TFET structure for a channel length of L=20nm along with the simulated potential profile. As the drain voltage increases, the potential near the drain region increases. But there is no significant change in potential near the source region. Hence we deduce that the drain voltage has no impact on the tunneling generation rate on the source side. The results have been compared with the simulated results obtained from the simulation software, and a good agreement is achieved between the two results.

Fig. 3.Surface potential profiles of surrounding gate-TFET for channel length L=20nm and VGS=0.4V with different VDS.

Fig. 4 shows the calculated and simulated values of vertical electric field distribution along the channel position for different values of gate voltages. It is evident from the figure that the peak of the vertical electric field appears near the source side. This leads to increase in tunneling generation rate. Due to this effect the tunneling current gets increased. From the results it is clearly understood that the calculated values of the analytical model tracks the simulated values very well.

Fig. 4.Vertical electric field of surrounding gate-TFET for Channel length L = 20nm and VDS = 0.5V with different gate biases.

Fig. 5 shows that calculated and simulated values of lateral electric field with channel length LCH=20nm for different gate voltages of the Surrounding gate TFET structure. Lateral electric field is mainly contributed by the Drain to Source bias of the device. As the source-drain bias became more prominent and causes a raise in lateral electric field, which in turn decreases the gate control over the channel. When gate voltage is varied, the change of lateral electric field is less when compared with that of vertical electric field in the channel region. It is clearly seen from the figure that the lateral electric field is less dominant on this device structure. The analytical results are in excellent agreement with simulation results.

Fig. 5.Lateral electric field of surrounding gate-TFET for Channel length L = 20 nm and VDS = 0.5 V with different gate biases

The vertical electric field against the channel length (L=20nm) has been plotted in Fig. 6 for surrounding gate TFET with different values of gate oxide thickness. It may be observed from the figure that the dependence of the vertical electric field on the channel length can considerably be increased by reducing the thickness of the gate oxide.

Fig. 6.Vertical electric field of a Surrounding gate TFET with different gate oxide thicknesses

Fig. 7 shows the modeled and simulated values of ID-VDS characteristics of surrounding gate TFET with drain voltages 0.4V and 0.8V. For the positive values of VGS, electrons tunnel from valence band in p+ source region to conduction band in channel region and the tunneling current gets increased. Here in this region, the device behaves as an n type surrounding gate TFET. Analytical results are in excellent agreement with simulation results.

Fig. 7.ID-VDS characteristics of surrounding gate TFET for channel length L=20 nm with varies drain voltage VDS

 

4. Conclusion

In this work, the surrounding gate TFET structure has been analyzed and its performance improvement over different parameters is discussed. The analytical model is based on two-dimensional Poisson’s equation which is solved using parabolic approximation. The analytical expressions of surface potential, lateral electric field and vertical electric field have been calculated. In this model, components of lateral electric field and vertical electric field can be used for calculating the distribution of tunneling generation rate and numerically extract the tunneling current. Based on the generation rate and electric fields, we have obtained the IDS–VGS characteristics. From the presented results, it can be concluded that the surrounding gate structure provides wide range of benefits to the TFET performance. The results clearly demonstrate the excellent immunity against SCEs such as reduced leakage current and improved ON current offered by the surrounding gate TFET structure against the decreasing channel length. The proposed model can be expected to be successfully applied in fabrication scenarios of advanced VLSI design CMOS technologies.

References

  1. B. Iniguez, D.Jimenez, J.Roig, A.Hamdy and Hamid, "Explicit Continuous Model for Long-Channel Undoped Surrounding Gate MOSFETs," IEEE Transaction on Electron Devices, Vol. 52, No. 8, pp. 1868-1872, Aug., 2005. https://doi.org/10.1109/TED.2005.852892
  2. T. K. Chiang, "A new two-dimensional threshold Voltage model for cylindrical, fully depleted surrounding- gate (SG) MOSFETs" Microelectronics Reliability, Vol. 47, pp. 379-383, 2007. https://doi.org/10.1016/j.microrel.2006.05.016
  3. N.B. Balamurugan, K.Sankaranarayanan, and M. Fathima John," 2DTransconductance to Drain Current Ratio Modeling of Dual Material Surrounding Gate Nanoscale SOI MOSFETs", Journal of Semiconductor Technology and Science, Vol.9, No.2, Jun., 2009.
  4. J. Appenzeller, Y.-M. Lin, J. Knoch, and P. Avouris, "Band-to-band tunneling in carbon nanotube fieldeffect transistors," Phys. Rev. Lett., vol. 93, no. 19, pp. 196805-1-196,805-4, Nov., 2004. https://doi.org/10.1103/PhysRevLett.93.196805
  5. K. K. Bhuwalka, J. Schulze, and I. Eisele, "Scaling the vertical tunnel FET with tunnel band gap modulation and gate work function engineering," IEEE Transactions on Electron Devices, Vol. 52, No. 5, pp. 909-917, May., 2005. https://doi.org/10.1109/TED.2005.846318
  6. L. Wang, E. Yu, Y. Taur and P. Asbeck, "Design of tunneling field effect transistors based on staggered hetero junctions for ultra low power applications," IEEE Electron Device Lett., Vol. 31, No. 5, pp- 431-433,May., 2010.
  7. O. M. Nayfeh, C. N. Chleirigh, J. Hennessy, L. Gomez, J. L. Hoyt and D. A. Antoniadis, "Design of Tunneling Field-Effect Transisitors Using Strained- Silicon/Strained-Germanium Type-II Staggered Heterojunctions," IEEE Electron Device Lett., Vol. 29, No. 9, pp- 1074-1077, Sep., 2008.
  8. J. Appenzeller, Y. M. Lin, J. Knoch, Z. H. Chen, and P. Avouris, "Comparing carbon nanotube transistors The ideal choice: A novel tunneling device design," IEEE Transactions on Electron Devices,, Vol. 52, No. 12, pp. 2568-2576,Dec., 2005. https://doi.org/10.1109/TED.2005.859654
  9. K. Boucart and A. M. Ionescu, "Double-gate tunnel FET with high- k gate dielectric," IEEE Transactions on Electron Devices, Vol. 54, No. 7, pp. 1725-1733, Jul., 2007. https://doi.org/10.1109/TED.2007.899389
  10. T.S.Arun samuel et al., "Analytical Modeling and Simulation of Dual Material Gate Tunnel Field Effect Transistors" accepted for Journal of Electrical Engineering and Technology. http://www.jeet.or.kr/LTKPSWeb/uploadfiles/be/201307/230720131632073035000.pdf
  11. Sneh Saurabh and M. Jagadesh Kumar, "Novel Attributes of a Dual Material Gate Nanoscale Tunnel Field-Effect Transistor," IEEE Transactions on Electron Devices, Vol. 58, No. 2, pp. 404-410, Feb., 2011. https://doi.org/10.1109/TED.2010.2093142
  12. C. Sandow, J. Knoch, C. Urban, Q.-T. Zhao, and S. Mantl, "Impact of electrostatics and doping concentration on the performance of silicon tunnel fieldeffect transistors," Solid-State Electronics, vol. 53, no. 10, pp.1126-1129, Oct., 2009. https://doi.org/10.1016/j.sse.2009.05.009
  13. Min jin Lee," Analytical Model of a single-gate silicon-on-insulator (SOI) tunneling field-effect transistors (TFETs)," Solid-State Electronics, Vol. 63, pp. 110-114, Sep., 2011. https://doi.org/10.1016/j.sse.2011.05.008
  14. W. Vandenberghe, A. Verhulst, G. Groeseneken, B. Soree, and W. Magnus, "Analytical Model for Point and Line Tunneling in a Tunnel Field-Effect Transistor," in Proc. SISPAD, 2008, pp. 137-140.
  15. A. S. Verhulst, B. Soree, D. Leonelli, W. G. Vandenberghe, G. Groeseneken, "Modeling the single-gate, double-gate, and gate-all-around tunnel field effect transistor," J. Appl. Phys, Vol. 107, No. 2, pp. 024518, Feb., 2010. https://doi.org/10.1063/1.3277044
  16. M.G. Bardon,H.P. Neves, R.Puers, and C.V Hoof, "Pseudo-two-dimensional model for double-gate tunnel FETs considering the junctions depletion regions," IEEE Trans., on Electron Devices, Vol. 57, No. 4, pp. 827-34, Apr., 2010. https://doi.org/10.1109/TED.2010.2040661
  17. A. S. Verhulst, W. G. Vandenberghe, K. Maex, and G. Groeseneken, "Boosting the on-current of a nchannel nanowire tunnel field-effect transistor by source material optimization," J. Appl. Phys., Vol. 104, No. 6, pp. 064 514-1, Sep., 2008. https://doi.org/10.1063/1.2981088
  18. E.O. Kane, "Zener tunneling in semiconductors," J.Phys. Chem.Solides, Vol. 12, No. 2, pp. 181-188, Jan. 1960. https://doi.org/10.1016/0022-3697(60)90035-4
  19. E.O. Kane, "Theory of tunneling," J. Appl. Phys., Vol. 32, No. 1, pp. 83-91, Jan. 1961. https://doi.org/10.1063/1.1735965
  20. Sentaurus Device User Guide, Synopsys Inc., Version D-2010.03.

Cited by

  1. Analytical threshold voltage model for strained silicon GAA-TFET vol.25, pp.11, 2016, https://doi.org/10.1088/1674-1056/25/11/118501