DOI QR코드

DOI QR Code

A Sense Amplifier Scheme with Offset Cancellation for Giga-bit DRAM

  • 발행 : 2007.06.30

초록

To improve low sense margin at low voltage, we propose a negatively driven sensing (NDS) scheme and to solve the problem of WL-to-BL short leakage fail, a variable bitline reference scheme with free-level precharged bitline (FLPB) scheme is adopted. The influence of the threshold voltage offset of NMOS and PMOS transistors in a latch type sense amplifier is very important factor these days. From evaluating the sense amplifier offset voltage distribution of NMOS and PMOS, it is well known that PMOS has larger distribution in threshold voltage variation than that of NMOS. The negatively-driven sensing (NDS) scheme enhances the NMOS amplifying ability. The offset voltage distribution is overcome by NMOS activation with NDS scheme first and PMOS activation followed by time delay. The sense amplifier takes a negative voltage during the sensing and amplifying period. The negative voltage of NDS scheme is about -0.3V to -0.6V. The performance of the NDS scheme for DRAM at the gigabit level has been verified through its realization on 1-Gb DDR2 DRAM chip.

키워드

참고문헌

  1. Masaki Tsukude, et al., 'A 1.2-to 3.3-V Wide Voltage-Range/Low-Power DRAM with a Charge-Transfer Presensing Scheme,' IEEE J. Solid-State Circuits, vol. 32, pp. 1721-1727, Nov. 1997 https://doi.org/10.1109/4.641692
  2. Jae-Yoon Sim, et al., 'Charge-Transferred Presensing, Negatively Precharged Word-Line, and Temperature-Insensitive Power-Up Schemes for Low-Voltage DRAMs,' IEEE J. Solid-State Circuits, vol. 39, pp. 694-703, April. 2004 https://doi.org/10.1109/JSSC.2004.825224
  3. Goro Kitsukawa, et al., '256Mb DRAM Technologies for File Applications,' ISSCC, pp. 48-49, Feb. 1993
  4. Hee-Bok Kang, et al., A 'Negatively-Driven Sensing (NDS) Scheme with Dual-Voltage Control for Sub-1.0V DRAM,' The 12th Korean Conference on Semiconductors, pp.43-44, Feb. 2005