SRAM Reuse Design and Verification by Redundancy Memory

여분의 메모리를 이용한 SRAM 재사용 설계 및 검증

  • 심은성 (숭실대학교 대학원 컴퓨터학과) ;
  • 장훈 (숭실대학교 컴퓨터학과 컴퓨터구조 연구실)
  • Published : 2005.04.01

Abstract

bIn this paper, built-in self-repair(BISR) is proposed for semiconductor memories. BISR is consisted of BIST(Buit-in self-test) and BIRU(Built-In Remapping Uint). BIST circuits are required not oがy to detect the presence of faults but also to specify their locations for repair. The memory rows are virtually divided into row blocks and reconfiguration is performed at the row block level instead of the traditional row level. According to the experimental result, we can verify algorithm for replacement of faulty cell.

본 논문에서는 내장된 메모리의 자체 테스트를 통한 메모리 고장 유무 확인과 더불어 메인 메모리의 고장난 부분을 여분의 메모리로 재배치하여 사용자로 하여금 고장난 메모리를 정상적인 메모리처럼 사용할 수 있도록 BISR(Build-In Self Repair) 설계 및 구현을 하였다. 메인 메모리를 블록 단위로 나누어 고장난 셀의 블록 전체를 재배치하는 방법을 사용하였으며, BISR은 BIST(Build-In Self Test) 모듈과 BIRU(Build-In Remapping Unit) 모듈로 구성된다. 실험결과를 통해 고장난 메모리를 여분의 메모리로 대체하여 사용자가 메모리를 사용함에 있어서 투명하게 제공하는 것을 확인 할 수 있다.

Keywords

References

  1. R. Rajsuman, 'Design and Test of Large Embedded Memories: An Overview', IEEE Design & Test of Computers, 2001
  2. S. E. Schuster, 'Multiple word/bit line redundancy for semiconductor memories', IEEE Journal of Solid-State Circuits, 1978
  3. M. Horguchi, J. Etoh, M. Masakazu, K. Itoh, and T. Matumoto, 'A flexible redundancy technique for high-density DRAM's', IEEE Journal of Solid-State Circuits, 1991
  4. T. Yamagata, H. Sato, K. Fujita, Y. Nishimura, and K. Anami, 'A distributed globally replaceable redundancy scheme for sub-half-micro ULSI memories and beyond', IEEE Journal of Solid-State Circuits, 1996
  5. I. Kim, Y. Zorian, G. Komoriya, H. Pham, F. P. Higgins, and J. L. Lweandowski, 'Built in self repair for embedded hish density SRAM', in Proc. Int. Test Conf.(ITC), 1998
  6. Y. Zorian, 'Embedded memory test & repair: infrastructure IP for sac yield', in Proc. Int. Test Conf. (ITC), 2002 https://doi.org/10.1109/TEST.2002.1041777
  7. Y.Zorian, 'Embedded infrastructure IP for sac yield improvement', in Proc. IEEE/ACM Design Automation Conf. (DAC), 2002
  8. V. Schober, S. Paul, and O. Picot, 'Memory Built-In Self-Repair using redundant words', in Proc. Int. Test Conf. (ITC), 2001 https://doi.org/10.1109/TEST.2001.966724
  9. R. Dean Adams, 'High Performance Memory Testing: Design Principles, Fault Modeling and Self-Test', Kluwer Academic Publishers, 2003
  10. Benso, A., Di Carlo, S., Di Natale, G., Prinetto, P. and Lobetti Bodoni, M. 'A programmable BIST architecture for clusters of multiple-port SRAMs,' in Proc. Int. Test Conf. (ITC), 2000
  11. A. Bommireddy, J. Khare, S. Shaikh and S. Su. 'Test and debug of networking SoCs a case study', Montreal, 2000
  12. S. K. Lu, and C. H. Hsu, 'Built-In Self Repair for Divided Word Line Memory', IEEE Int. Symposium, Circuits and Systems, 2001 https://doi.org/10.1109/ISCAS.2001.922156
  13. S. K. Lu, and S. C. Huang, 'Built-in Self-Test and Repair(BISTR) Techniques for Embedded RAMs', IEEE Design and Testing, Workshop on Memory Technology, 2004 https://doi.org/10.1109/MTDT.2004.1327985