• Title/Summary/Keyword: voltage-mode

Search Result 2,278, Processing Time 0.033 seconds

Common-mode Voltage Reduction of Three Level Four Leg PWM Converter (3레벨 4레그 PWM 컨버터의 커먼 모드 전압 저감)

  • Chee, Seung-Jun;Ko, Sanggi;Kim, Hyeon-Sik;Sul, Seung-Ki
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.19 no.6
    • /
    • pp.488-493
    • /
    • 2014
  • This paper presents a carrier-based pulse-width modulation(PWM) method for reducing the common-mode voltage of a three-level four-leg converter. The idea of the proposed PWM method is intuitive and easy to be implemented in digital signal processor-based converter control systems. On the basis of the analysis of space-vector PWM(SVPWM) and sinusoidal PWM(SPWM) switching patterns, the fourth leg pole voltage of the three-phase converter called "f leg pole voltage" is manipulated to reduce the common-mode voltage. To synthesize f leg pole voltage for the suppression of the common-mode voltage, positive and negative pole voltage references of f leg are calculated. An offset voltage is also deduced to prevent the distortion of a, b, and c phase voltages. The feasibility of the proposed PWM method is verified by simulation and experimental results. The common-mode voltage of the proposed PWM method in peak-to-peak value is 33% in comparison with that of the conventional SVPWM method. The transition number of the common-mode voltage is also reduced to 25%.

Output Voltage Regulation for Harmonic Compensation under Islanded Mode of Microgrid

  • Lim, Kyungbae;Choi, Jaeho
    • Journal of Power Electronics
    • /
    • v.17 no.2
    • /
    • pp.464-475
    • /
    • 2017
  • This study examines a P+multi resonant-based voltage control for voltage harmonics compensation under the islanded mode of a microgrid. In islanded mode, the inverter is defined as a voltage source to supply the full local load demand without the connection to the grid. On the other hand, the output voltage waveform is distorted by the negative and zero sequence components and current harmonics due to the unbalanced and nonlinear loads. In this paper, the P+multi resonant controller is used to compensate for the voltage harmonics. The gain tuning method is assessed by the tendency analysis of the controller as the variation of gain. In addition, this study analyzes the slight voltage magnitude drop due to the practical form of the P+multi resonant and proposes a counter method to solve this problem by adding the PI-based voltage restoration method. The proposed P+multi resonant controller to compensate for the voltage harmonics is verified through the PSIM simulation and experimental results.

Elimination of a Common Mode Voltage Pulse in Converter/Inverter System Modifying Space-Vector PWM Method (공간전압벡터 PWM을 이용한 컨버터/인버터 시스템에서의 커먼 모드 전압 펄스 제거)

  • Lee, Hyeon-Dong;Lee, Yeong-Min;Seol, Seung-Gi
    • The Transactions of the Korean Institute of Electrical Engineers B
    • /
    • v.48 no.2
    • /
    • pp.89-96
    • /
    • 1999
  • This paper proposes a common-mode voltage reduction method base on SVPWM(Space-Vector Pulsewidth Modulation) in three phase PWM converter/inverter system. By shifting the active voltage vector of inverter and aligning this to the active vector of converter, it is possible to eliminate a common-mode voltage pulse in one control period. Since the proposed PWM method maintains the active voltage vector, it does not affect the control performance of PWM converter/inverter system. Without any extra hardware, overall common mode voltage dv/dt and conrresponding leakage current can be reduced to two-third of the conventional three phase symmetric SVPWM scheme.

  • PDF

A Design of Wide Input Range Multi-mode Rectifier for Wireless Power Transfer System (넓은 입력 범위를 갖는 무선 전력 전송용 다중 모드 정류기 설계)

  • Choi, Young-Su;Lee, Kang-Yoon
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.49 no.4
    • /
    • pp.34-42
    • /
    • 2012
  • In this paper, a wide-input range CMOS multi-mode rectifier for wireless power transfer system is presented. The output voltage of multi-mode rectifier is sensed by comparator and switches are controlled based on it. The mode of multi-mode rectifier is automatically selected by the switches among full-wave rectifier, 1-stage voltage multiplier and 2-stage voltage multiplier. In full-wave rectifier mode, the rectified output DC voltage ranges from 9 V to 19 V for a input AC voltage from 10 V to 20 V. However, the input-range of the multi-mode rectifier is more improved than that of the conventional full-wave rectifier by 5V, so the rectified output DC voltage ranges from 7.5 V to 19 V for a input AC voltage from 5 V to 20 V. The power conversion efficiency of the multi-mode rectifier is 94 % in full-wave rectifier mode. The proposed multi-mode rectifier is fabricated in a $0.35{\mu}m$ CMOS process with an active area of $2500{\mu}m{\times}1750{\mu}m$.

Novel Single-State PWM Technique for Common-Mode Voltage Elimination in Multilevel Inverters

  • Nguyen, Nho-Van;Quach, Hai-Thanh;Lee, Hong-Hee
    • Journal of Power Electronics
    • /
    • v.12 no.4
    • /
    • pp.548-558
    • /
    • 2012
  • In this paper, a novel offset-based single-state pulse width modulation (PWM) method for achieving zero common-mode voltage (CMV) and reducing switching losses in multilevel inverters is presented. The specific active switching state of the zero common-mode (ZCM) voltage that approximates the reference voltage can be deduced from the switching state sequence of the reduced CMV phase disposition PWM (CMV PD PWM) method. From the reference leg voltages for the zero common-mode voltage, an N-to-2-level transformation defines a virtual two-level inverter and the corresponding nominal leg voltage references. The commutation process of the reduced CMV PD PWM method in a multilevel inverter and its outputs can be simply followed in a nominal switching time diagram for the virtual inverter. The characteristics of the reduced CMV PD PWM and the single-state PWM for zero common-mode voltage are analyzed in detail in this paper. The theoretical analysis of the proposed PWM method is verified by experimental results.

Performance Improvement of Voltage-mode Controlled Interleaved Buck Converters

  • Veerachary Mummadi
    • Journal of Power Electronics
    • /
    • v.5 no.2
    • /
    • pp.104-108
    • /
    • 2005
  • This paper presents the performance improvement of voltage-mode controlled interleaved synchronous buck converters. This is a voltage-mode controlled scheme, where the controllers do not need an external saw-tooth generator for PWM generation and the loop design is easier. The controller implementation requires only a single error amplifier and gives almost current mode control performance. The control scheme uses voltage feedback with two loops similar to current mode control: one for the slow outer loop and the other for the faster inner PWM control loop. To improve the performance of the converter system a coupled inductor is used. This coupled inductor reduces the magnetic size and also improves the converter's transient performance without increasing the steady-state current ripple. The effectiveness of the proposed control scheme is demonstrated through PSIM simulations.

A 3.3-V Low-Power Compact Driver for Multi-Standard Physical Layer

  • Park, Joon-Young;Lee, Jin-Hee;Jeong, Deog-Kyoon
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.7 no.1
    • /
    • pp.36-42
    • /
    • 2007
  • A low-power compact driver for multistandard physical layer is presented. The proposed driver achieves low power and small area through the voltage-mode driver with trans-impedance configuration and the novel hybrid driver,. In the voltage-mode driver, a trans-impedance configuration alleviates the problem of limited common-mode range of error amplifiers and the area and power overhead due to pre-amplifier. For a standard with extended output swing, only current sources are added in parallel with the voltage-mode driver, which is named a 'hybrid driver'. The hybrid architecture not only increases output swing but reduces overall driver area. The overall driver occupies $0.14mm^2$. Power consumptions under 3.3-V supply are 24.5 mW for the voltage-mode driver and 44.5 mW for the hybrid driver.

A Switching Technique for Common Mode Voltage Reduction of PWM-Inverter System using the DSP320F240 (DSP320F240을 이용한 PWM-Inverter구동 시스템에서의 전도노이즈 저감을 위한 스위칭 기법)

  • Park Hyun Seok;Park Kyu Hyun;Kim Lee Hun;Han Sung Yong;Won Chung Yuen;Kim Young Real
    • Proceedings of the KIPE Conference
    • /
    • 2002.07a
    • /
    • pp.355-359
    • /
    • 2002
  • Much attention has been given to EMI effects created in variable speed ac drive system. Zero switching states of inverter control invoke large common mode voltage. This paper focuses on the switching techniques to mitigate common mode voltage. This paper proposes a common-mode voltage reduction method based on sinusoidal pulse width modulation in three phase PWM inverter system. By using three carriers wave displaced by 120 degrees, it is possible to eliminate a common mode voltage pulse In one control period. Simulation and experimental results show that common mode voltages In the proposed technique are reduced more than conventional technique.

  • PDF

A Voltage-controlled Frequency Tunable CMOS Current-mode Filter for Software Radio (Software Radio용 전압제어 주파수가변 CMOS 전류모드 필터)

  • Bang, Jun-Ho;Ryu, In-Ho;Yu, Jae-Young
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.60 no.4
    • /
    • pp.871-876
    • /
    • 2011
  • In this paper, a voltage-controlled frequency tunable current-mode integrator and a 3rd-order current-mode Chebyshev filter in 1.8V-$0.18{\mu}m$ CMOS is realized for software radio applications in system-on-chips. This filter is used for reconstruction purposes between a current-steering DAC and a current-mode mixer. Power consumption of the designed filter can be reduced by using a current-mode small size integrator. And also, cutoff frequency of this filter is variable between 1.2MHz and 10.1MHz, the power consumption is 2.85mW. And the voltage bias compensated circuit is used to control the voltage variation.in the designed filter.

Properties of Multiple Load Flow Solutions and Prevention of Voltage Collapse in System with Induction Motor Load (전압다적해의 특성 및 유도전동기부하를 갖는 계통에 있어서의 전압안정)

  • Park, Jong-Keun
    • The Transactions of the Korean Institute of Electrical Engineers
    • /
    • v.34 no.1
    • /
    • pp.19-28
    • /
    • 1985
  • As is well known, the power equations of the N-node system have 2N-1 voltage solutions at most. The vlotage solutions are characterized by the introduction of the mode concept in this paper. There are two mode voltages at one node. One is defined as the (+) mode voltage and the other is defined as the (-) mode one. In this paper, we show that the (-) mode voltage responds to the increase of the power condenser almost adversly to the response of the (+) one. We study how to prevent the voltage collapse in the system with the induction motor load. The critical values of the gain and the time constant in case of the continuous power condenser control, and of the unit power condenser and the closing time delay in case of the discontinuous control for the prevention of the voltage collapse, are calculated. The effect of the composition ratio of the impedance load to the induction moter load on the above critical values are also investigated.

  • PDF