• Title/Summary/Keyword: triggering device

Search Result 43, Processing Time 0.03 seconds

Bidirectional Current Triggering in Two-Terminal Planar Device Based on Vanadium Dioxide Thin Film Using 1550nm Laser Diode (1550nm 레이저 다이오드를 이용한 바나듐 이산화물 박막 기반 2단자 평면형 소자에서의 양방향 전류 트리거링)

  • Lee, Yong Wook
    • Journal of the Korean Institute of Illuminating and Electrical Installation Engineers
    • /
    • v.29 no.4
    • /
    • pp.11-17
    • /
    • 2015
  • While most switching devices are based on PN junctions, a single layer can realize a switching device in the case of vanadium dioxide($VO_2$) thin films. In this paper, bidirectional current triggering(switching) is demonstrated in a two-terminal planar device based on a $VO_2$ thin film by illuminating the film with an infrared laser at 1550nm. To begin with, a two-terminal planar device, which had a $30{\mu}m$-wide $VO_2$ conducting layer and an electrode separation of $10{\mu}m$, was fabricated. A specific bias voltage range for stable bidirectional laser triggering was experimentally obtained by measuring the current-voltage characteristics of the fabricated device in a current-controlled mode. Then, by constructing a test circuit composed of the device, a standard resistor, and a DC voltage source, connected in series, the transient response of laser-triggered current and its response time were investigated with a DC bias voltage, included in the above specific bias voltage range, applied to the device. In the test circuit with a DC voltage source of 3.35V and a $10{\Omega}$ resistor, bidirectional laser triggering could be realized with a maximum on-state current of 15mA and a switching contrast of ~78.95.

Bidirectional Current Triggering in Two-Terminal Planar Device Based on Highly Resistive Vanadium Dioxide Thin Film Using 966nm Near Infrared Laser (966nm 근적외선 레이저를 이용한 고저항성 바나듐 이산화물 박막 기반 2단자 평면형 소자에서의 양방향 전류 트리거링)

  • Kim, Jihoon;Lee, Yong Wook
    • Journal of the Korean Institute of Illuminating and Electrical Installation Engineers
    • /
    • v.29 no.11
    • /
    • pp.28-34
    • /
    • 2015
  • By incorporating a 966nm near infrared laser, we demonstrated bidirectional current triggering of between 0 and 10mA in a two-terminal planar device based on a highly resistive vanadium dioxide ($VO_2$) thin film grown by a pulsed laser deposition method. A two-terminal planar device, which had an electrode separation of $100{\mu}m$ and a $50{\mu}m-wide$ $VO_2$ conducting layer, was fabricated through ion beam-assisted milling and photolithographic techniques. A bias voltage range for stable bidirectional current triggering was determined by investigating the current-voltage curves of the $VO_2-based$ device in a current-controlled mode. Bidirectional current triggering of up to 10mA was realized by directly illuminating the $VO_2$ film with a focused infrared laser beam, and the transient responses of triggered currents were analyzed when the laser was modulated at various pulse widths and repetition rates. A switching contrast between off- and on-state currents was evaluated as ~3571, and the rising and falling times were measured as ~40 and ~20ms, respectively.

The Design of low voltage step-down DC-DC Converter with ESD protection device of low voltage triggering characteristics (저 전압 트리거형 ESD 보호회로를 탑재한 저 전압 Step-down DC-DC Converter 설계)

  • Yuk, Seung-Bum;Lee, KJae-Hyun;Koo, Yong-Seo
    • Journal of IKEEE
    • /
    • v.10 no.2 s.19
    • /
    • pp.149-155
    • /
    • 2006
  • In this study, the design of low voltage DC-DC converter with low triggering ESD (Electro-Static Discharge) protection circuit was investigated. The purpose of this paper is design optimization for low voltage(2.5V to 5.5V input range) DC-DC converter using CMOS switch. In CMOS switch environment, a dominant loss component is not switching loss but conduction loss at 1.2MHz switching frequency. In this study a constant frequency PWM converter with synchronous rectifier is used. And zener Triggered SCR device to protect the ESD phenomenon was designed. This structure reduces the trigger voltage by making the zener junction between the lateral PNP and base of lateral NPN in SCR structure. The triggering voltage was simulated to 8V.

  • PDF

The Design of LVDS Driver with ESD protection device of low voltage triggering characteristics (저 전압 트리거형 ESD 보호소자를 탑재한 LVDS Driver 설계)

  • Yuk, Seung-Bum;Kim, Kui-Dong;Kwon, Jong-Ki;Koo, Yong-Seo
    • Proceedings of the IEEK Conference
    • /
    • 2005.11a
    • /
    • pp.805-808
    • /
    • 2005
  • In this study, the design of advanced LVDS(Low Voltage Differential Signaling) I/O interface circuit with new structural low triggering ESD(Electro-Static Discharge) protection circuit was investigated. Due to the differential transmission technique and low power consumption at same time. maximum transmission data ratio of designed LVDS transmitter was simulated to 5Gbps, Also, the LIGCSCR(Latch-up Immune Gate Coupled SCR)was designed. It consists of PLVTSCR (P-type Low Voltage Trigger SCR), control NMOS and RC network. The triggering voltage was simulated to 3.6V. And the latch-up characteristics were improved. Finally, we performed the layout high speed I/O interlace circuit with the low triggered ESD protection device in one-chip.

  • PDF

A Study on The Design of High Speed-Low Voltage LVDS Driver Circuit with Novel ESD Protection Device (새로운 구조의 ESD 보호소자를 내장한 고속-저 전압 LVDS 드라이버 설계에 관한 연구)

  • Kim, Kui-Dong;Kwon, Jong-Ki;Lee, KJae-Hyun;Koo, Yong-Seo
    • Journal of IKEEE
    • /
    • v.10 no.2 s.19
    • /
    • pp.141-148
    • /
    • 2006
  • In this study, the design of advanced LVDS(Low Voltage Differential Signaling) I/O interface circuit with new structural low triggering ESD (Electro-Static Discharge) protection circuit was investigated. Due to the differential transmission technique and low signal swing range, maximum transmission data ratio of designed LVDS transmitter was simulated to 5Gbps. And Zener Triggered SCR devices to protect the ESD Phenomenon were designed. This structure reduces the trigger voltage by making the zener junction between the lateral PNP and base of lateral NPN in SCR structure. The triggering voltage was simulated to 5.8V. Finally, The high speed I/O interface circuit with the low triggered ESD protection device in one-chip was designed.

  • PDF

New Thyristor Based ESD Protection Devices with High Holding Voltages for On-Chip ESD Protection Circuits

  • Hwang, Suen-Ki;Cheong, Ha-Young
    • The Journal of Korea Institute of Information, Electronics, and Communication Technology
    • /
    • v.12 no.2
    • /
    • pp.150-154
    • /
    • 2019
  • In the design of semiconductor integrated circuits, ESD is one of the important issues related to product quality improvement and reliability. In particular, as the process progresses and the thickness of the gate oxide film decreases, ESD is recognized as an important problem of integrated circuit design. Many ESD protection circuits have been studied to solve such ESD problems. In addition, the proposed device can modify the existing SCR structure without adding external circuit to effectively protect the gate oxide of the internal circuit by low trigger voltage, and prevent the undesired latch-up phenomenon in the steady state with high holding voltage. In this paper, SCR-based novel ESD(Electro-Static Discharge) device with the high holding voltage has been proposed. The proposed device has the lower triggering voltage without an external trigger circuitry and the high holding voltage to prevent latch-up phenomenon during the normal condition. Using TCAD simulation results, not only the design factors that influence the holding voltage, but also comparison of conventional ESD protection device(ggNMOS, SCR), are explained. The proposed device was fabricated using 0.35um BCD process and was measured electrical characteristic and robustness. In the result, the proposed device has triggering voltage of 13.1V and holding voltage of 11.4V and HBM 5kV, MM 250V ESD robustness.

Design of high speed-low voltage LVDS driver circuit with the novel ESD protection device (새로운 구조의 ESD 보호소자를 내장한 고속-저전압 LVDS Driver 설계)

  • Lee, Jae-Hyun;Kim, Kui-Dong;Kwon, Jong-Ki;Koo, Yong-Seo
    • Proceedings of the IEEK Conference
    • /
    • 2005.11a
    • /
    • pp.731-734
    • /
    • 2005
  • In this study, the design of advanced LVDS(Low Voltage Differential Signaling) I/O interface circuit with new structural low triggering ESD (Electro-Static Discharge) protection circuit was investigated. Due to the differential transmission technique and low power consumption at the same time. Maximum transmission data ratio of designed LVDS transmitter was simulated to 5Gbps. And Zener Triggered SCR devices to protect the ESD phenomenon were designed. This structure reduces the trigger voltage by making the zener junction between the lateral PNP and base of lateral NPN in SCR structure. The triggering voltage was simulated to 5.8V. Finally, we performed the layout high speed I/O interface circuit with the low triggered ESD protection device in one-chip.

  • PDF

Uncertainty Characteristics of Diverter for Flowmeter Calibration System (액체용 유량계 교정시스템의 Diverter 불확도 특성 연구)

  • Lee, Dong-Keun;Park, Jong-Ho
    • The KSFM Journal of Fluid Machinery
    • /
    • v.11 no.3
    • /
    • pp.50-55
    • /
    • 2008
  • The diverter system is a key component in achieving a high accuracy liquid flow rate standard using a static gravimetric system with a flying start and stop method. The diverter is a moving device used to direct flow alternately along its normal course(by pass) or towards the weighing tank. The time needed for collection into the weighing tank is measured using a timer. So it is important to the diversion period is sufficiently fast and triggering point of timer which is determined the filling time. On this studies show that uncertainty of diverter system for changing diversion speed and triggering point was estimated in accordance with Guide to The Expression of Uncertainty in Measurement(ISO).

Device Feature and Application Status for Light Triggering Thyristor(LTT) in HVDC Transmission (HVDC 송전용 광구동 사이리스터(LTT)를 위한 소자특성 및 응용의 요구)

  • Zhang, C.L.;Kim, S.C.;Kim, E.D.;Kim, H.W.;Seo, K.S.;Bhang, W.;Cheong, K.Y.;Kim, N.K.;Luo, J.Q.;Bai, J.B.;Wang, X.B.
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2004.07a
    • /
    • pp.397-400
    • /
    • 2004
  • The design concept for 8kV light triggering thyristor(LTT) with integrated BOD was discussed here in detail. The trade-off between light triggering input source againsthigh dV/dt limitation has been treated via grooved P-base for gate design. The main application point used for high voltage DC transmission(HVDC) was represented.

  • PDF

A Study on the Novel SCR NANO ESD Protection Device Design and fabrication (새로운 구조의 나노급 ESD 보호소자 설계 및 제작에 관한 연구)

  • Kim, Kui-Dong;Lee, Jo-Woon;Park, Sang-Jo;Lee, Yoon-Sik;Koo, Yong-Seo
    • Journal of IKEEE
    • /
    • v.9 no.2 s.17
    • /
    • pp.161-169
    • /
    • 2005
  • This paper presents the new structural Low voltage LVTSCR and TWSCR ESD protection circuit. The proposed ESD protection circuit has lower triggering voltage than conventional circuits. And the LVTSCR has the triggering voltage of 9V, current of 7mA and can pass below 0.8KV (150mA/um). The triggering voltage of the Triple-well SCR measured to 6V and the current is 40mA. By the substrate and gate bias, the triggering voltage is lowered down to $4{\sim}5.5V$.

  • PDF