• 제목/요약/키워드: thin film transistors

검색결과 869건 처리시간 0.036초

정렬된 다공질 산화알루미늄을 이용한 새로운 다결정 실리콘 결정화 방법 (Novel Method of Poly-silicon Crystallization using Ordered Porous Anodic Alumina)

  • 김종연;김미정;김병용;오병윤;한진우;한정민;서대식
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2007년도 추계학술대회 논문집
    • /
    • pp.396-396
    • /
    • 2007
  • Highly ordered pore structures as a template for formation of seeds have been prepared by the self-organization process of aluminum oxidation. The a-Si films were deposited on the anodic alumina films and crystallized by laser irradiation. It was found that un-melted part of fine poly-Si grain formed by explosive crystallization (EX) lead super lateral growth(SLG) and occluded with neighbor grains. The crystallized grains along the distribution of seeds were obtained. This results show a great potential for use in novel crystallization for decently uniform polycrystalline Si thin film transistors (poly-Si TFTs).

  • PDF

Electrical Characteristic of IGZO Oxide TFTs with 3 Layer Gate Insulator

  • Lim, Sang Chul;Koo, Jae Bon;Park, Chan Woo;Jung, Soon-Won;Na, Bock Soon;Lee, Sang Seok;Cho, Kyoung Ik;Chu, Hye Yong
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2014년도 제46회 동계 정기학술대회 초록집
    • /
    • pp.344-344
    • /
    • 2014
  • Transparent amorphous oxide semiconductors such as a In-Ga-Zn-O (a-IGZO) have advantages for large area electronic devices; e.g., uniform deposition at a large area, optical transparency, a smooth surface, and large electron mobility >10 cm2/Vs, which is more than an order of magnitude larger than that of hydrogen amorphous silicon (a-Si;H).1) Thin film transistors (TFTs) that employ amorphous oxide semiconductors such as ZnO, In-Ga-Zn-O, or Hf-In-Zn-O (HIZO) are currently subject of intensive study owing to their high potential for application in flat panel displays. The device fabrication process involves a series of thin film deposition and photolithographic patterning steps. In order to minimize contamination, the substrates usually undergo a cleaning procedure using deionized water, before and after the growth of thin films by sputtering methods. The devices structure were fabricated top-contact gate TFTs using the a-IGZO films on the plastic substrates. The channel width and length were 80 and 20 um, respectively. The source and drain electrode regions were defined by photolithography and wet etching process. The electrodes consisting of Ti(15 nm)/Al(120 nm)/Ti(15nm) trilayers were deposited by direct current sputtering. The 30 nm thickness active IGZO layer deposited by rf magnetron sputtering at room temperature. The deposition condition is as follows: a rf power 200 W, a pressure of 5 mtorr, 10% of oxygen [O2/(O2+Ar)=0.1], and room temperature. A 9-nm-thick Al2O3 layer was formed as a first, third gate insulator by ALD deposition. A 290-nm-thick SS6908 organic dielectrics formed as second gate insulator by spin-coating. The schematic structure of the IGZO TFT is top gate contact geometry device structure for typical TFTs fabricated in this study. Drain current (IDS) versus drain-source voltage (VDS) output characteristics curve of a IGZO TFTs fabricated using the 3-layer gate insulator on a plastic substrate and log(IDS)-gate voltage (VG) characteristics for typical IGZO TFTs. The TFTs device has a channel width (W) of $80{\mu}m$ and a channel length (L) of $20{\mu}m$. The IDS-VDS curves showed well-defined transistor characteristics with saturation effects at VG>-10 V and VDS>-20 V for the inkjet printing IGZO device. The carrier charge mobility was determined to be 15.18 cm^2 V-1s-1 with FET threshold voltage of -3 V and on/off current ratio 10^9.

  • PDF

Process Optimization of PECVD SiO2 Thin Film Using SiH4/O2 Gas Mixture

  • Ha, Tae-Min;Son, Seung-Nam;Lee, Jun-Yong;Hong, Sang-Jeen
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2012년도 제42회 동계 정기 학술대회 초록집
    • /
    • pp.434-435
    • /
    • 2012
  • Plasma enhanced chemical vapor deposition (PECVD) silicon dioxide thin films have many applications in semiconductor manufacturing such as inter-level dielectric and gate dielectric metal oxide semiconductor field effect transistors (MOSFETs). Fundamental chemical reaction for the formation of SiO2 includes SiH4 and O2, but mixture of SiH4 and N2O is preferable because of lower hydrogen concentration in the deposited film [1]. It is also known that binding energy of N-N is higher than that of N-O, so the particle generation by molecular reaction can be reduced by reducing reactive nitrogen during the deposition process. However, nitrous oxide (N2O) gives rise to nitric oxide (NO) on reaction with oxygen atoms, which in turn reacts with ozone. NO became a greenhouse gas which is naturally occurred regulating of stratospheric ozone. In fact, it takes global warming effect about 300 times higher than carbon dioxide (CO2). Industries regard that N2O is inevitable for their device fabrication; however, it is worthwhile to develop a marginable nitrous oxide free process for university lab classes considering educational and environmental purpose. In this paper, we developed environmental friendly and material cost efficient SiO2 deposition process by substituting N2O with O2 targeting university hands-on laboratory course. Experiment was performed by two level statistical design of experiment (DOE) with three process parameters including RF power, susceptor temperature, and oxygen gas flow. Responses of interests to optimize the process were deposition rate, film uniformity, surface roughness, and electrical dielectric property. We observed some power like particle formation on wafer in some experiment, and we postulate that the thermal and electrical energy to dissociate gas molecule was relatively lower than other runs. However, we were able to find a marginable process region with less than 3% uniformity requirement in our process optimization goal. Surface roughness measured by atomic force microscopy (AFM) presented some evidence of the agglomeration of silane related particles, and the result was still satisfactory for the purpose of this research. This newly developed SiO2 deposition process is currently under verification with repeated experimental run on 4 inches wafer, and it will be adopted to Semiconductor Material and Process course offered in the Department of Electronic Engineering at Myongji University from spring semester in 2012.

  • PDF

SU-8 패시베이션을 이용한 솔루션 IZO-TFT의안정성 향상에 대한 연구 (Stability Enhancement of IZOthin Film Transistor Using SU-8 Passivation Layer)

  • 김상조;이문석
    • 전자공학회논문지
    • /
    • 제52권7호
    • /
    • pp.33-39
    • /
    • 2015
  • 본 연구에서는 SU-8을 절연층으로 사용해 솔루션 공정을 바탕으로 하여 Indium Zinc Oxide(IZO) thin film transistor(TFT)의 안정성을 향상에 대해 연구하였다. 매우 점성이 강하며 negative lithography 용으로 사용되는 SU-8은 기계적, 화학적으로 높은 안정도를 가진다. 그리고 이 SU-8을 사용해 TFT층의 위에 스핀코팅을 사용해 절연막 층을 쌓고 photo lithography를 이용해 patterning을 하였다. SU-8층에 의한 positive bias stress(PBS)에 대한 전기적 특성 향상의 이유를 연구하기 위해 TFT에 X-ray photoelectron spectroscopy(XPS), Fourier transform infrared spectroscopy(FTIR) 분석을 시행하였다. SU-8을 절연층으로 한 TFT는 좋은 전기적 특성을 보였으며, 전류점멸비, 전자이동도, 문턱전압, subthreshold swing이 각각 $10^6$, $6.43cm^2/V{\cdot}s$, 7.1V, 0.88V/dec로 측정되었다. 그리고 3600초 동안 PBS를 가할 시 ${\Delta}V_{th}$는 3.6V로 측정되었다. 그러나 SU-8 층이 없는 경우 ${\Delta}V_{th}$는 7.7V 였다. XPS와 FTIR을 분석한 결과, SU-8 절연층이 TFT의 산소의 흡/탈착을 차단하는 특성에 의해 PBS에 강한 특성을 나타나게 함을 확인하였다.

Solution Processable Symmetric 4-Alkylethynylbenzene End-Capped Anthracene Derivatives

  • Jang, Sang-Hun;Kim, Hyun-Jin;Hwang, Min-Ji;Jeong, Eun-Bin;Yun, Hui-Jun;Lee, Dong-Hoon;Kim, Yun-Hi;Park, Chan-Eon;Yoon, Yong-Jin;Kwon, Soon-Ki;Lee, Sang-Gyeong
    • Bulletin of the Korean Chemical Society
    • /
    • 제33권2호
    • /
    • pp.541-548
    • /
    • 2012
  • New candidates composed of anthracene and 4-alkylethynylbenzene end-capped oligomers for OTFTs were synthesized under Sonogashira coupling reaction conditions. All oligomers were characterized by FT-IR, mass, UV-visible, and PL emission spectrum analyses, cyclic voltammetry (CV), differential scanning calorimetry (DSC), thermal gravimetric analysis (TGA), $^1H$-NMR, and $^{13}C$-NMR. Investigation of their physical properties showed that the oligomers had high oxidation potential and thermal stability. Thin films of DHPEAnt and DDPEAnt were characterized by spin coating them onto Si/$SiO_2$ to fabricate top-contact OTFTs. The devices prepared using DHPEAnt and DDPEAnt showed hole field-effect mobilities of $4.0{\times}10^{-3}cm^2$/Vs and $2.0{\times}10^{-3}cm^2$/Vs, respectively, for solution-processed OTFTs.

실리콘-게르마늄 합금의 전자 소자 응용 (SiGe Alloys for Electronic Device Applications)

  • 이승윤
    • 한국진공학회지
    • /
    • 제20권2호
    • /
    • pp.77-85
    • /
    • 2011
  • 실리콘(Si)에 비해 상대적으로 밴드 갭이 작고, 열전도도가 낮으며, 기존의 Si 반도체 공정 기술과 호환이 가능한 실리콘-게르마늄(SiGe) 합금은 트랜지스터, 광수신 소자, 태양전지, 열전 소자 등 다양한 전자 소자에서 사용되고 있다. 본 논문에서는 SiGe 합금이 전자소자에 응용되는 원리 및 응용과 관련된 기술적인 논제들을 고찰한다. Si에 비해 밴드 갭이 작은 게르마늄(Ge)이 그 구성 원소인 SiGe 합금의 밴드 갭은 Si과 Ge의 분률과 상관없이 항상 Si의 밴드 갭 보다 작다. 이러한 SiGe의 작은 밴드 갭은 전류 이득의 손실 없이 베이스 두께를 감소시키는 것을 가능하게 하여 바이폴라 트랜지스터의 동작속도를 향상시킨다. 또한, Si이 흡수하지 못하는 장파장 대의 빛을 SiGe이 흡수하여 광전류를 생성하게 함으로써 태양전지의 변환효율을 증가시킨다. 질량이 서로 다른 Si 및 Ge 원소의 불규칙적인 분포에 의해 발생하는 포논 산란 효과 때문에 SiGe 합금은 순수한 Si 및 Ge과 비교할 때 낮은 열전도도를 갖는다. 낮은 열전도도 특성의 SiGe 합금은 전자 소자 구조 내에서의 열 손실을 억제하는데 효과가 있으므로 Si 반도체 공정 기반의 열전 소자의 구성 물질로서 활용이 기대된다.

LPCVD 방법에 의한 저온 $SiO_2$ 박막의 증착방법과 DRAM 커패시터에서의 그 신뢰성 연구 (Novel Low-Temperature Deposition of the $SiO_2$ Thin Film using the LPCVD Method and Evaluation of Its Reliability in the DRAM Capacitors)

  • 안성준;박철근;안승준
    • 한국산학기술학회논문지
    • /
    • 제7권3호
    • /
    • pp.344-349
    • /
    • 2006
  • [ $60{\sim}70nm$ ] 급의 design rule을 가진 고집적 반도체 소자를 제작하려면, 트랜지스터 형성 이후의 공정에서 thermal budget을 줄이기 위하여 공정의 온도를 낮추는 것이 중요하다. 본 연구에서는 고온의 습식 산화막을 대체할 수 있는 저온의 LPCVD (Low-Pressure Chemical Vapor Deposition) $SiO_2$(LTO : Low-Temperature Oxide) 박막 증착공정을 제시하였으며, ONO (Oxide/Nitride/Oxide) 구조의 커패시터를 형성하여 증착된 LTO 박막의 전기적인 신뢰성을 평가하였다. LTO 박막은 5 MV/cm 이하의 전기장 영역에서는 고온의 습식 산화막과 크게 차이가 없는 누설전류 특성을 보였으나, 더 높은 전기장의 영역에서는 훨씬 더 우수함을 보여주었다.

  • PDF

미세접촉프린팅 공정을 이용한 유연성 유기박막소자(OTFT)설계 및 제작 (Design and Fabrication of Flexible OTFTs by using Nanocantact Printing Process)

  • 조정대;김광영;이응숙;최병오
    • 한국정밀공학회:학술대회논문집
    • /
    • 한국정밀공학회 2005년도 추계학술대회 논문집
    • /
    • pp.506-508
    • /
    • 2005
  • In general, organic TFTs are comprised of four components: gate electrode, gate dielectric, organic active semiconductor layer, and source and drain contacts. The TFT current, in turn, is typically determined by channel length and width, carrier field effect mobility, gate dielectric thickness and permittivity, contact resistance, and biasing conditions. More recently, a number of techniques and processes have been introduced to the fabrication of OTFT circuits and displays that aim specifically at reduced fabrication cost. These include microcontact printing for the patterning of metals and dielectrics, the use of photochemically patterned insulating and conducting films, and inkjet printing for the selective deposition of contacts and interconnect pattern. In the fabrication of organic TFTs, microcontact printing has been used to pattern gate electrodes, gate dielectrics, and source and drain contacts with sufficient yield to allow the fabrication of transistors. We were fabricated a pentacene OTFTs on flexible PEN film. Au/Cr was used for the gate electrode, parylene-c was deposited as the gate dielectric, and Au/Cr was chosen for the source and drain contacts; were all deposited by ion-beam sputtering and patterned by microcontact printing and lift-off process. Prior to the deposition of the organic active layer, the gate dielectric surface was treated with octadecyltrichlorosilane(OTS) from the vapor phase. To complete the device, pentacene was deposited by thermal evaporation and patterned using a parylene-c layer. The device was shown that the carrier field effect mobility, the threshold voltage, the subthreshold slope, and the on/off current ratio were improved.

  • PDF

InGaZnO active layer 두께에 따른 thin-film transistor 전기적인 영향

  • 우창호;김영이;안철현;김동찬;공보현;배영숙;서동규;조형균
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2009년도 추계학술대회 논문집
    • /
    • pp.5-5
    • /
    • 2009
  • Thin-film-transistors (TFTs) that can be prepared at low temperatures have attracted much attention because of the great potential for transparent and flexible electronics. One of the mainstreams in this field is the use of organic semiconductors such as pentacene. But device performance of the organic TFTs is still limited due to low field-effect mobility and rapid degradation after exposing to air. Alternative approach is the use of amorphous oxide semiconductors as a channel. Amorphous oxide semiconductors (AOSs) based TFTs showed the fast technological development, because AOS films can be fabricated at room temperature and exhibit the possibility in application like flexible display, electronic paper, and larges solar cells. Among the various AOSs, a-IGZO has lots of advantages because it has high channel mobility, uniform surface roughness and good transparency. [1] The high mobility is attributed to the overlap of spherical s-orbital of the heavy post-transition metal cations. This study demonstrated the effect of the variation in channel thickness from 30nm to 200nm on the TFT device performance. When the thickness was increased, turn-on voltage and subthreshold swing was decreased. The a-IGZO channels and source/drain metals were deposited with shadow mask. The a-IGZO channel layer was deposited on $SiO_2$/p-Si substrates by RF magnetron sputtering, where RF power is 150W. And working pressure is 3m Torr, at $O_2/Ar$ (2/28 sccm) atmosphere. The electrodes were formed with electron-beam evaporated Ti (30 nm) and Au (70 nm) bilayer. Finally, Al (150nm) as a gate metal was thermal-evaporated. TFT devices were heat-treated in a furnace at 250 $^{\circ}C$ and nitrogen atmosphere for 1hour. The electrical properties of the TFTs were measured using a probe-station. The TFT with channel thickness of 150nm exhibits a good subthreshold swing (SS) of 0.72 V/decade and on-off ratio of $1{\times}10^8$. The field effect mobility and threshold voltage were evaluated as 7.2 and 8 V, respectively.

  • PDF

Study of Treatment Methods on Solution-Processed ZnSnO Thin-Film Transistors for Resolving Aging Dynamics

  • 조광원;백일진;조원주
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2014년도 제46회 동계 정기학술대회 초록집
    • /
    • pp.348-348
    • /
    • 2014
  • 차세대 디스플레이 구동 회로 소자를 위한 재료로서, Amorphous Oxide Semiconductor (AOS)가 주목받고 있다. AOS는 기존의 Amorphous Silicon과 비교하여 뛰어난 이동도를 가지고 있으며, 넓은 밴드 갭에 의한 투명한 광학적 특성을 가지고 있다. 이러한 장점을 이용하여, AOS 박막은 thin film transistor (TFT)의 active channel로 이용 되고 있다. 하지만, AOS를 이용한 TFT의 경우, 시간이 경과함에 따라 $O_2$$H_2O$ 흡착에 의해 전기적 특성이 변하는 현상이 있다. 이러한 현상은 소자의 신뢰성에 있어 중요한 문제가 된다. 이러한 문제를 연구하기 위해 본 논문에서는, AOS 박막을 이용하여 bottom 게이트형 TFT를 제작하였다. 이를 위해 먼저, p-type Si 위에 건식산화방식으로 $SiO_2$(100 nm)를 성장시켜 게이트 산화막으로 이용하였다. 그리고 Zn과 Sn이 1: 2의 조성비를 가진 ZnSnO (ZTO) 용액을 제조한 후, 게이트 산화막 위에 spin coating 하였다. Splin coating된 용액에 남아 있는 솔벤트를 제거하기 위해 10분 동안 $230^{\circ}C$로 열처리를 한 후, 포토리소그래피와 에칭 공정을 이용하여 ZTO active channel을 형성하였다. 그 후, 박막 내에 남아 있는 불순물을 제거하고 ZTO TFT의 전기적인 특성을 향상시키기 위하여, $600^{\circ}C$의 열처리를 30분 동안 진행 하여 junctionless형 TFT 제작을 완료 하였다. 제작된 소자의 시간 경과에 따른 열화를 확인하기 위하여, 대기 중에서 2시간마다 HP-4156B 장비를 이용하여 전기적인 특성을 확인 하였으며, 이러한 열화는 후처리 공정을 통하여 회복시킬 수 있었다. 열화의 회복을 위한 후처리 공정으로, 퍼니스를 이용한 고온에서의 열처리와 microwave를 이용하여 저온 처리를 이용하였다. 결과적으로, TFT는 소자가 제작된 이후, 시간에 경과함에 따라서 on/off ratio가 감소하여 열화되는 경향을 보여 주었다. 이러한 현상은, TFT 소자의 ZTO back-channel에 대기 중에 있는 $O_2$$H_2O$의 분자의 물리적인 흡착으로 인한 것으로 보인다. 그리고 추가적인 후처리 공정들에 통해서, 다시 on/off ratio가 회복 되는 현상을 확인 하였다. 이러한 추가적인 후처리 공정은, 열화된 소자에 퍼니스에 의한 고온에서의 장시간 열처리, microwave를 이용한 저온에서 장시간 열처리, 그리고 microwave를 이용한 저온에서의 단 시간 처리를 수행 하였으며, 모든 소자에서 성공적으로 열화 되었던 전기적 특성이 회복됨을 확인 할 수 있었다. 이러한 결과는, 저온임에도 불구하고, microwave를 이용함으로 인하여, 물리적으로 흡착된 $O_2$$H_2O$가 짧은 시간 안에 ZTO TFT의 back-channel로부터 탈착이 가능함과 동시에 소자의 특성을 회복 가능 함 의미한다.

  • PDF