• 제목/요약/키워드: signal converter

검색결과 943건 처리시간 0.026초

DGS 구조를 이용한 자기발진혼합형 주파수 하향변환기 설계 (Design of A Self Oscillating and Mixing Frequency Down-Converter Using A DGS)

  • 정명섭;박준석;김형석;임재봉
    • 대한전기학회논문지:전기물성ㆍ응용부문C
    • /
    • 제52권11호
    • /
    • pp.536-543
    • /
    • 2003
  • In this paper, we describe a unique self oscillating and mixing (SOM) down-converter design using a modified defected ground structure (DGS). The proposed SOM converter is consisted of self-oscillator, which can produce negative resistance and select resonance frequency, RF matching circuit, and IF low pass filter. As the advantage of this SOM converter can mix LO and RF signals as well as inducing LO signal with only one active device. it is designed as a simple structure and the low cost. Also, there is easy advantage to be applied in RFIC/MMIC technology because it offers excellent phase noise performance in spite of using micro-strip structure. The LO signal for the proposed SOM converter is designed at 1㎓ and RF frequency was chosen to be 800MHz. The achieved conversion loss and phase noise performances of the implemented SOM converter are 15㏈ and -95dBc/Hz at 100KHz offset frequency respectively. The equivalent circuit parameters for DGS are extracted by using a three dimensional EM simulator and simple circuit analysis method.

LLC 공진형 컨버터 제어시스템 설계 (Design of Control System for LLC Resonant Converter)

  • 김의현;안현식
    • 한국인터넷방송통신학회논문지
    • /
    • 제17권1호
    • /
    • pp.129-137
    • /
    • 2017
  • 본 논문에서는, 스위칭 손실이 적고 효율이 높은 이점을 갖고 있는 LLC 공진형 컨버터에 대하여 선형화된 수학적 모델을 정립하고 디지털 제어기 설계 과정을 제안한다. LLC 공진형 컨버터의 비선형 모델에 대하여 EDF(Extended Describing Function) 기법을 도입하여 비선형성을 선형 근사화시킨 선형 소신호 모델을 정립하고 Ziegler Nichols 방법을 이용하여 제어기 계수를 선정하였으며 연속시간 제어기를 디지털 제어기로 변환하여 적용한다. 유도된 선형 소신호 모델에 기반하여 전압 제어기를 설계하고, MATLAB 시뮬레이션을 통하여 제어기의 성능을 검증한다. 또한, 부하 변화 및 모델링 오차를 고려한 시뮬레이션을 통하여 LLC 공진형 컨버터에 대해 설계된 전압 제어기의 타당성 및 제어성능을 분석한다.

가상 d-q 변환을 이용한 승압형 단상 PFC 컨버터의 디지털 전류 제어 방법 (Digital Current Control Scheme for Boost Single-Phase PFC Converter Based on Virtual d-q Transformation)

  • 이광운;김학준
    • 전력전자학회논문지
    • /
    • 제25권1호
    • /
    • pp.54-60
    • /
    • 2020
  • A digital current control scheme using virtual d-q transformation for a boost single-phase power factor correction (PFC) converter is proposed. The use of virtual d-q transformation in single-phase power converters is known to improve current control performance. However, the conventional virtual d-q transformation-based digital current control scheme cannot be directly applied to the boost single-phase PFC converter because the current and average voltage waveforms of the inductor used in the converter are not sinusoidal. To cope with this problem, this study proposes a virtual sinusoidal signal generation method that converts the current and average voltage waveform of the inductor into a sinusoidal waveform synchronized with the grid. Simulation and experimental results are provided to show that the virtual d-q transformation-based digital current control is successfully applied to the boost single-phase PFC converter with the aid of the proposed virtual sinusoidal signal generation method.

High Performance Current Sensing Circuit for Current-Mode DC-DC Buck Converter

  • Jin, Hai-Feng;Piao, Hua-Lan;Cui, Zhi-Yuan;Kim, Nam-Soo
    • Transactions on Electrical and Electronic Materials
    • /
    • 제11권1호
    • /
    • pp.24-28
    • /
    • 2010
  • A simulation study of a current-mode direct current (DC)-DC buck converter is presented in this paper. The converter, with a fully integrated power module, is implemented by using sense method metal-oxide-semiconductor field-effect transistor (MOSFET) and bipolar complementary metal-oxide-semiconductor (BiCMOS) technology. When the MOSFET is used in a current sensor, the sensed inductor current with an internal ramp signal can be used for feedback control. In addition, the BiCMOS technology is applied in the converter for an accurate current sensing and a low power consumption. The DC-DC converter is designed using the standard $0.35\;{\mu}m$ CMOS process. An off-chip LC filter is designed with an inductance of 1 mH and a capacitance of 12.5 nF. The simulation results show that the error between the sensing signal and the inductor current can be controlled to be within 3%. The characteristics of the error amplification and output ripple are much improved, as compared to converters using conventional CMOS circuits.

오디오 D/A 컨버터를 위한 인터폴레이티드 디지털 델타-시그마 변조기 (Interpolated Digital Delta-Sigma Modulator for Audio D/A Converter)

  • 노진호;유창식
    • 전자공학회논문지
    • /
    • 제49권11호
    • /
    • pp.149-156
    • /
    • 2012
  • 디지털 입력 D급 증폭기는 보청기에서 사용되고 있으며 D급 증폭기는 디지털 회로와 아날로그 회로로 구성되어진다. 아날로그 회로는 가청 주파수 대역에서 잡음을 억제하고 디지털 입력을 아날로그 신호로 변환한다. 본 논문에서 제안한 인터폴레이티드 디지털 델타-시그마 변조기는 디지털 신호 처리기의 출력 신호를 D/A 변조기 입력에 적합하도록 데이터를 변조시킨다. 디지털 필터는 16-bit, 25-kbps 펄스 코드 변조 신호를 16-bit, 50-kbps 신호로 보간 작업을 한다. 이 보간 필터 출력은 3차 디지털 델타-시그마 변조기를 통하여 노이즈 쉐이핑(noise shaping) 처리된다. 최종적으로, 1.5-bit, 3.2-Mbps 신호가 D/A 변조기 입력으로 인가된다.

Implementation of sigma-delta A/D converter IP for digital audio

  • Park SangBong;Lee YoungDae
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2004년도 ICEIC The International Conference on Electronics Informations and Communications
    • /
    • pp.199-203
    • /
    • 2004
  • In this paper, we only describe the digital block of two-channel 18-bit analog-to-digital (A/D) converter employing sigma-delta method and xl28 decimation. The device contains two fourth comb filters with 1-bit input from sigma­delta modulator. each followed by a digital half band FIR(Finite Impulse Response) filters. The external analog sigma-delta modulators are sampled at 6.144MHz and the digital words are output at 48kHz. The fourth-order comb filter has designed 3 types of ways for optimal power consumption and signal-to-noise ratio. The following 3 digital filters are designed with 12tap, 22tap and 116tap to meet the specification. These filters eliminate images of the base band audio signal that exist at multiples of the input sample rate. We also designed these filters with 8bit and 16bit filter coefficient to analysis signal-to-noise ratio and hardware complexity. It also included digital output interface block for I2S serial data protocol, test circuit and internal input vector generator. It is fabricated with 0.35um HYNIX standard CMOS cell library with 3.3V supply voltage and the chip size is 2000um by 2000um. The function and the performance have been verified using Verilog XL logic simulator and Matlab tool.

  • PDF

단측파대 상향변환기와 이미지제거 혼합기를 이용한 자기동조회로의 구현 (Implementation of Self-frequency Synchronizing Circuit using Single-sideband Up-converter and Image Rejection Mixer)

  • 염성현;김태영;김태현;박범준
    • 한국군사과학기술학회지
    • /
    • 제13권6호
    • /
    • pp.1058-1063
    • /
    • 2010
  • In this paper, we designed self-frequency synchronizing circuit using image rejection mixer(IRM) and single-sideband(SSB) up-converter which can effectively eliminate the image frequencies occurred in multi-channel super-heterodyne receivers and help us to match inter-channel phase. Also the self-frequency synchronizing circuit simplifies system because there need no extra devices for making intermediate frequency(IF) by creating the local signal within several nanoseconds by means of generating the same frequency of IF signal and modulating radio frequency(RF) signal. We adopt the limiting amplifier for the purpose of protecting the circuit from spurious signals which come from the front end side having wide instantaneous bandwidth characteristics and constantly injecting same level into the input local signal of IRM. The IRM we fabricated has image rejection ratio of 27dB, which is good over 7dB for foreign company's. Also, the SSB up-converter we fabricated has 1dB compression point of 18dBm, which is good over 16dB for foreign company's. And the size is compact about one-forth.

다항식 근사를 이용한 심전도 분석 및 원격 모니터링 (Polynomial Approximation Approach to ECG Analysis and Tele-monitoring)

  • 유기호;정구영;정성남;노태수
    • 대한기계학회:학술대회논문집
    • /
    • 대한기계학회 2001년도 춘계학술대회논문집B
    • /
    • pp.42-47
    • /
    • 2001
  • Analyzing the ECG signal, we can find heart disease, for example, arrhythmia and myocardial infarction, etc. Particularly, detecting arrhythmia is more important, because serious arrhythmia can take away the life from patients within ten minutes. In this paper, we would like to introduce the signal processing for ECG analysis and the device made for wireless communication of ECG data. In the signal processing, the wavelet transform decomposes the ECG signal into high and low frequency components using wavelet function. Recomposing the high frequency bands including QRS complex, we can detect QRS complex and eliminate the noise from the original ECG signal. To recognize the ECG signal pattern, we adopted the polynomial approximation partially and statistical method. The ECG signal is divided into small parts based on QRS complex, and then, each part is approximated to the polynomials. Comparing the approximated ECG pattern with the database, we can detect and classify the heart disease. The ECG detection device consists of amplifier, filters, A/D converter and RF module. After amplification and filtering, the ECG signal is fed through the A/D converter to be digitalized. The digital ECG data is transmitted to the personal computer through the RF transceiver module and serial port.

  • PDF

비동기식 IMT-2000 기지국용 Up Down Converter 설계 및 제작 (Design and Implementation of a Up Down Converter for Asynchronous IMT-2000 Base Station)

  • 손병일;전석찬;방성일
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2000년도 하계종합학술대회 논문집(1)
    • /
    • pp.61-64
    • /
    • 2000
  • In this paper, we design up-down converter for asynchronous IMT-2000 base station using W-CDMA(Wideband Code Division Multiple Access) technology. This up-down converter(UDC) has AGC (Automatic Gain Control), TPTL(Transmitting Power Tracing Loop), RSSI(Received Signal Strength Indicator) function. And for the cell control of BS(Base Station), breathing, blossoming, wilting function also available. This UDC has diversity structure for better performance.

  • PDF

ZVT PWM Boost 컨버터에 있어서의 역률개선 (Power Factor Correction in ZVT PWM Boost Converter)

  • 김진성;김양모
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1996년도 하계학술대회 논문집 A
    • /
    • pp.619-621
    • /
    • 1996
  • This paper presents the study on the development of the power factor correction convener with ZVT Boost converter, which is better than the conventional PWM Boost converter to increase the switching frequency for high density and lower stress of switch. A simple DC and small signal model for the power factor correction converter with constant switching frequency is derived. The guide line for design of controller is summarized.

  • PDF