• Title/Summary/Keyword: injection-locked oscillator (ILO)

Search Result 5, Processing Time 0.019 seconds

Review of Injection-Locked Oscillators

  • Choo, Min-Seong;Jeong, Deog-Kyoon
    • Journal of Semiconductor Engineering
    • /
    • v.1 no.1
    • /
    • pp.1-12
    • /
    • 2020
  • Handling precise timing in high-speed transceivers has always been a primary design target to achieve better performance. Many different approaches have been tried, and one of those is utilizing the beneficial nature of injection locking. Though the phenomenon was not intended for building integrated circuits at first, its coupling effect between neighboring oscillators has been utilized deliberately. Consequently, the dynamics of the injection-locked oscillator (ILO) have been explored, starting from R. Adler. As many aspects of the ILO were revealed, further studies followed to utilize the technique in practice, suggesting alternatives to the conventional frequency syntheses, which tend to be complicated and expensive. In this review, the historical analysis techniques from R. Adler are studied for better comprehension with proper notation of the variables, resulting in numerical results. In addition, how the timing jitter or phase noise in the ILO is attenuated from noise sources is presented in contrast to the clock generators based on the phase-locked loop (PLL). Although the ILO is very promising with higher cost effectiveness and better noise immunity than other schemes, unless correctly controlled or tuned, the promises above might not be realized. In order to present the favorable conditions, several strategies have been explored in diverse applications like frequency multiplication, data recovery, frequency division, clock distribution, etc. This paper reviews those research results for clock multiplication and data recovery in detail with their advantages and disadvantages they are referring to. Through this review, the readers will hopefully grasp the overall insight of the ILO, as well as its practical issues, in order to incorporate it on silicon successfully.

Implementation of the COHO Unit for Phase-locking of Radar (레이다 위상동기를 위한 COHO Unit의 구현)

  • Cho, Tae-Bok;Shin, Hye-Jin;Lee, Taek-Kyung
    • Journal of Advanced Navigation Technology
    • /
    • v.3 no.1
    • /
    • pp.1-12
    • /
    • 1999
  • For the phase measurement of radar signal in the coherent-on-receiver system, the COHO(Coherent Oscillator) generates the signal which locks to the phase of the transmit pulse. In this paper, COHO unit is developed to generate 60 MHz phase-locked signal. ILO(Injection Locking Oscilator) locks to the sample of the transmit pulse. Gate circuit, ILO, buffer amplifier, and pulse generator are designed and implemented.

  • PDF

Voltage Controlled Injection-Locked Oscillator Design at 2.4 GHz Band for Wideband Applications (광대역 응용을 위한 2.4 GHz 대역 전압 제어 주입 동기 발진기 설계)

  • Yoon, Won-Sang;Lee, Hun-Sung;Lee, Hee-Jong;Pyo, Seong-Min;Kim, Young-Sik;Han, Sang-Min
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.22 no.3
    • /
    • pp.292-298
    • /
    • 2011
  • In this paper, a voltage controlled injection-locked oscillator(VC-ILO) is proposed for wideband applications. From the control of the free-running frequency by a varactor diode, the wide frequency locking range can be obtained for low-level injected signals. The proposed VC-ILO is implemented on an FR-4 substrate with a thickness of 0.8 mm. The free-running frequencies of the oscillator is 2.39~2.52 GHz at the control voltage of 0~5 V. While the frequency locking range of over 50 MHz is presented for -10 dBm injected signal level at a fixed frequency, the locking range of over 90 MHz can be achieved for -30 dBm by controlling the free-running frequency.

A 285-fsrms Integrated Jitter Injection-Locked Ring PLL with Charge-Stored Complementary Switch Injection Technique

  • Kim, Sungwoo;Jang, Sungchun;Cho, Sung-Yong;Choo, Min-Seong;Jeong, Gyu-Seob;Bae, Woorham;Jeong, Deog-Kyoon
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.16 no.6
    • /
    • pp.860-866
    • /
    • 2016
  • An injection-locked ring phase-locked loop (ILRPLL) using a charge-stored complementary switch (CSCS) injection technique is described in this paper. The ILRPLL exhibits a wider lock range compared to other conventional ILRPLLs, owing to the improvement of the injection effect by the proposed CSCS. A frequency calibration loop and a device mismatch calibration loop force the frequency error to be zero to minimize jitter and reference spur. The prototype chip fabricated in 65-nm CMOS technology achieves a $285-fs_{rms}$ integrated jitter at GHz from the reference clock of 52 MHz while consuming 7.16 mW. The figure-of-merit of the ILRPLL is -242.4 dB.

The Design of a X-Band Frequency Synthesizer using the Subharmonic Injection Locking Method (Subharmonic Injection Locking 방법을 이용한 X-Band 주파수 합성기 설계)

  • 김지혜;윤상원
    • The Journal of Korean Institute of Electromagnetic Engineering and Science
    • /
    • v.15 no.2
    • /
    • pp.152-158
    • /
    • 2004
  • A low phase noise frequency synthesizer at X-Band which employs the subharmonic injection locking was designed and tested. The designed frequency synthesizer consists of a 1.75 GHz master oscillator - which also operates as a harmonic generator - and a 10.5 GHz slave oscillator. A 1.75 GHz master oscillator based on PLL technique used two transistors - one constitutes the active part of VCO and the other operates as a buffer amplifier as well as harmonic generator. The first stage operates a fixed locked oscillator and using the BJT transistor whose cutoff frequency is 45 GHz, the second stage is designed, operating as a harmonic generator. The 6th harmonic which is produced from the harmonic generator is injected into the following slave oscillator which also behaves as an amplifier having about 45 dB gain. The realized frequency synthesizer has a 7.4 V/49 mA, -0.5 V/4 mA of the low DC power consumption, 4.53 dBm of output power, and a phase noise of -95.09 dBc/Hz and -108.90 dBc/Hz at the 10 kHz and 100 kHz offset frequency, respectively.