• Title/Summary/Keyword: common mode signal

Search Result 100, Processing Time 0.023 seconds

A low-Gain Error Amplifier for Common-Mode Feedback Circuit (Common Mode Feedback 회로를 위한 저 증폭도 에러증폭기)

  • 정근정;노정진
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.40 no.9
    • /
    • pp.714-723
    • /
    • 2003
  • An effective technique to increase the signal swing and reduce noise is to use fully-differential -circuits. However, design of a common-mode feedback (CMFB) circuit that stabilizes the common-mode output level is essential. In this paper, a general description is given to fully-differential amplifiers with their CMFB loops, then a new error amplifier that is just composed of transistors and stabilizes the DC output level is proposed. We designed a simple and efficient bias circuit that allows the stability and maximum input swing. Simulation result shows the enhanced phase margin and increased differential-mode input swing with a proposed error amplifier.

Reduction of Common Mode Voltage in Asymmetrical Dual Inverter Configuration Using Discontinuous Modulating Signal Based PWM Technique

  • Reddy, M. Harsha Vardhan;Reddy, T. Bramhananda;Reddy, B. Ravindranath;Suryakalavathi, M.
    • Journal of Power Electronics
    • /
    • v.15 no.6
    • /
    • pp.1524-1532
    • /
    • 2015
  • Conventional space vector pulse width modulation based asymmetrical dual inverter configuration produces high common mode voltage (CMV) variations. This CMV causes the flow of common mode current, which adversely affects the motor bearings and electromagnetic interference of nearby electronic systems. In this study, a simple and generalized carrier based pulse width modulation (PWM) technique is proposed for dual inverter configuration. This simple approach generates various continuous and discontinuous modulating signals based PWM algorithms. With the application of the discontinuous modulating signal based PWM algorithm to the asymmetrical dual inverter configuration, the CMV can be reduced with a slightly improved quality of output voltage. The performance of the continuous and discontinuous modulating signals based PWM algorithms is explored through both theoretical and experimental studies. Results show that the discontinuous modulating signal based PWM algorithm efficiently reduces the CMV and switching losses.

An Enhancement of Channel Separability for Stereophonic Signals by Common Mode Rejection Method (동상분 제거에 의한 입체음향의 채널 분리도 개선)

  • Kwon, Ho-Yeol
    • Journal of Industrial Technology
    • /
    • v.18
    • /
    • pp.439-442
    • /
    • 1998
  • In this paper, we firstly suggested C&D (Common mode and Differential mode) model for the representation of a stereophonic signal. Then a measure of stereophonic channel separability is defined as the ratio of differential mode energy to total energy in frequency domain. After that, a new channel separability enhancement scheme is proposed by the control of common mode rejection. Finally, some experimental results are presented in order to verify our scheme.

  • PDF

Common-mode Voltage Reduction of Three Level Four Leg PWM Converter (3레벨 4레그 PWM 컨버터의 커먼 모드 전압 저감)

  • Chee, Seung-Jun;Ko, Sanggi;Kim, Hyeon-Sik;Sul, Seung-Ki
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.19 no.6
    • /
    • pp.488-493
    • /
    • 2014
  • This paper presents a carrier-based pulse-width modulation(PWM) method for reducing the common-mode voltage of a three-level four-leg converter. The idea of the proposed PWM method is intuitive and easy to be implemented in digital signal processor-based converter control systems. On the basis of the analysis of space-vector PWM(SVPWM) and sinusoidal PWM(SPWM) switching patterns, the fourth leg pole voltage of the three-phase converter called "f leg pole voltage" is manipulated to reduce the common-mode voltage. To synthesize f leg pole voltage for the suppression of the common-mode voltage, positive and negative pole voltage references of f leg are calculated. An offset voltage is also deduced to prevent the distortion of a, b, and c phase voltages. The feasibility of the proposed PWM method is verified by simulation and experimental results. The common-mode voltage of the proposed PWM method in peak-to-peak value is 33% in comparison with that of the conventional SVPWM method. The transition number of the common-mode voltage is also reduced to 25%.

A Switching Technique for Common Mode Voltage Reduction of PWM-Inverter Induction Motor Drive System Using TMS320F240 (TMS320F240을 이용한 PWM 인버터 유도전동기 구동 시스템의 전도노이즈 저감을 위한 스위칭 기법)

  • 박규현;김이훈;원충연;김규식;최세완;함년근
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.8 no.1
    • /
    • pp.89-97
    • /
    • 2003
  • High frequency common mode voltage produced by PWM inverter fed Induction motor is a major cause of conducted EMI, creation motor ground currents, bearing currents and other harmful products. The zero switching states of inverter control invoke large in comparison with the non-zero switching state of Inverter control. We proposed a common mode voltage reduction method based on sinusoidal PWM technique. PWM signal are generated by comparing respective sinusoidal reference signal with three triangular carrier wave displaced of 120$^{\circ}$. Simulation and experimenta1 result show that common mode voltages in the proposed PWM technique are reduced by approximate 66% more than conventional FWM technique.

DC Motor Drive with Circuit Balancing Technique to Reduce Common Mode Conducted Noise

  • Jintanamaneerat, Jintanai;Srisawang, Arnon;Prempraneerach, Yothin
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 2003.10a
    • /
    • pp.1881-1884
    • /
    • 2003
  • In some requirements of dc motor drive circuit applications are high quality output with generation of low internal conducted EMI. However the conventional dc motor drive circuits have been usually using unbalanced circuit which generates the high conducted EMI to the frame ground. This paper presents a balanced dc motor drive circuit which is effective way to reduce the common-mode noise. The circuit balancing is to make the noise pick up or occurring in both conductor lines, signal path and return path is equal in amplitude and opposite phase so that it will cancel out in the frame ground. The common-mode conducted noise reduction of this proposed dc motor drive is confirmed by experimental results.

  • PDF

CMI Tolerant Readout IC for Two-Electrode ECG Recording (공통-모드 간섭 (CMI)에 강인한 2-전극 기반 심전도 계측 회로)

  • Sanggyun Kang;Kyeongsik Nam;Hyoungho Ko
    • Journal of Sensor Science and Technology
    • /
    • v.32 no.6
    • /
    • pp.432-440
    • /
    • 2023
  • This study introduces an efficient readout circuit designed for two-electrode electrocardiogram (ECG) recording, characterized by its low-noise and low-power consumption attributes. Unlike its three-electrode counterpart, the two-electrode ECG is susceptible to common-mode interference (CMI), causing signal distortion. To counter this, the proposed circuit integrates a common-mode charge pump (CMCP) with a window comparator, allowing for a CMI tolerance of up to 20 VPP. The CMCP design prevents the activation of electrostatic discharge (ESD) diodes and becomes operational only when CMI surpasses the predetermined range set by the window comparator. This ensures power efficiency and minimizes intermodulation distortion (IMD) arising from switching noise. To maintain ECG signal accuracy, the circuit employs a chopper-stabilized instrumentation amplifier (IA) for low-noise attributes, and to achieve high input impedance, it incorporates a floating high-pass filter (HPF) and a current-feedback instrumentation amplifier (CFIA). This comprehensive design integrates various components, including a QRS peak detector and serial peripheral interface (SPI), into a single 0.18-㎛ CMOS chip occupying 0.54 mm2. Experimental evaluations showed a 0.59 µVRMS noise level within a 1-100 Hz bandwidth and a power draw of 23.83 µW at 1.8 V.

Common-Mode Current Reduction with Synchronized PWM Strategy in Two-Inverter Air-Conditioning Systems

  • Baek, Youngjin;Park, Gwigeun;Park, Dongmin;Cha, Honnyong;Kim, Heung-Geun
    • Journal of Power Electronics
    • /
    • v.19 no.6
    • /
    • pp.1582-1590
    • /
    • 2019
  • A new method for reducing the common-mode current generated by the voltage variations in a two-inverter air conditioner system by applying a synchronized pulse-width modulation (PWM) strategy is proposed. The PWM signals of the master-mode inverter are generated based on the reference voltage, while those of the slave-mode inverter are output in the opposite direction when the master-mode inverter changes its switching state. However, the slave-mode control results in a mismatch between the reference voltage and the actual output voltage that is modified by synchronized control operation. The proposed method is capable of reducing and controlling this voltage error by performing signal selection in the vector space of the slave-mode inverter, which mitigates the distortion of the phase current. The efficacy of this method in reducing conducted emissions has been validated both theoretically and experimentally.

Common-Mode Current Cancellation Scheme of Half-Bridge Switch-Mode Converter for DC Motor Drive

  • Srisawang, Arnon;Panaudomsup, Sumit;Prempraneerach, Yothin
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 2003.10a
    • /
    • pp.1876-1879
    • /
    • 2003
  • Due to the conventional half-bridge switch-mode converters for dc motor drive have been usually using unbalanced circuit topologies which generate common-mode currents through parasitic capacitors distributed between the ground and the dc motor frame such as the heat-sink of switching devices or the frame of the dc motor. This paper describes methods that cancel common-mode current generated in half-bridge switch-mode converters by using circuit balancing technique. The circuit balancing is to make the noise pickup or occurring in both conductor lines, signal and return pathes, is equal in amplitude and opposite in phase so that it will be canceled out in the ground plane. The common-mode current cancellation in the proposed converter is confirmed by experimental results.

  • PDF

A Study on comnon-mode-driven shield for capacitive coupling active electrode (용량성 결합 능동 전극의 공통 모드 구동 차폐)

  • Lim, Yong-Gyu
    • Journal of the Institute of Convergence Signal Processing
    • /
    • v.13 no.4
    • /
    • pp.201-206
    • /
    • 2012
  • The indirect-contact ECG measurement is a newly developed method for unconstrained and nonconscious measurement in daily life. This study introduced a new method of electrode circuit design developed for reducing the 60Hz power line noise observed at the indirect-contact ECG measurement. By the introduced common-mode-driven shielding, the voltage of the electrical shield surrounding the capacitive coupling electrode is maintained at the same as the common mode voltage. Though the method cannot reduce the level of common mode voltage itself, that reduces effectively the differential mode noise converted from the common mode voltage by the difference of cloth impedance between the two capacitive coupling electrode. The experiment results using the actual indirect-contact ECG showed that the 60Hz power line noise was reduced remarkably though the reduction ratio was smaller than the expected by the theory. Especially, the reduction ratio became large for the large difference of cloth. It is expected that the introduced method is useful for reducing the power line noise under condition of poor electrical grounding.