• 제목/요약/키워드: Wafer edge

검색결과 93건 처리시간 0.045초

산화막CMP의 연마균일도 향상을 위한 웨이퍼의 에지형상제어 (Wafer Edge Profile Control for Improvement of Removal Uniformity in Oxide CMP)

  • 최성하;정호빈;박영봉;이호준;김형재;정해도
    • 한국정밀공학회지
    • /
    • 제29권3호
    • /
    • pp.289-294
    • /
    • 2012
  • There are several indicators to represent characteristics of chemical mechanical planarization (CMP) such as material removal rate (MRR), surface quality and removal uniformity on a wafer surface. Especially, the removal uniformity on the wafer edge is one of the most important issues since it gives a significant impact on the yield of chip production on a wafer. Non-uniform removal rate at the wafer edge (edge effect) is mainly induced by a non-uniform pressure from nonuniform pad curvature during CMP process, resulting in edge exclusion which means the region that cannot be made to a chip. For this reason, authors tried to minimize the edge exclusion by using an edge profile control (EPC) ring. The EPC ring is equipped on the polishing head with the wafer to protect a wafer from the edge effect. Experimental results showed that the EPC ring could dramatically minimize the edge exclusion of the wafer. This study shows a possibility to improve the yield of chip production without special design changes of the CMP equipment.

Study of MOSFET Subthreshold Hump Characteristics by Phosphorous Auto-doping

  • 이준기;김효중;김광수;최병덕
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2012년도 제42회 동계 정기 학술대회 초록집
    • /
    • pp.319-319
    • /
    • 2012
  • 현재 폭넓게 이용되고 있는 STI (Shallow Trench Isolation) 공정에서 active edge 부분에 발생하는 기생 transistor의 subthreshold hump 특성을 제어하는 연구가 활발히 이루어지고 있다. 일반적으로 STI 공정을 이용하는 MOSFET에서 active edge 부분의 얇게 형성된 gate oxide, sharp한 active edge 형성, STI gap-fill 공정 중에 생기는 channel dopant out-diffusion은 subthreshold hump 특성의 주된 요인이다. 이와 같은 문제점을 해결하기 위해 active edge rounding process와 channel dopant compensation의 implantation을 이용하여 subthresold hump 특성 개선을 연구하였다. 본 연구는 STI 공정에 필요한 wafer와 phosphorus를 함유한 wafer를 한 chamber 안에서 auto-doping하는 방법을 이용하여 subthresold hump 특성을 구현하였다. phosphorus를 함유한 wafer에서 빠져나온 phosphorus가 STI 공정중인 wafer로 침투하여, active edge 부분의 channel dopant인 boron 농도를 상대적으로 낮춰 active edge 부분의 가 감소하고 leakage current를 증가시킨다. transistor의 channel length, gate width이고, wafer#No가 클수록 phosphorous를 함유한 wafer까지의 거리는 가까워진다. wafer #01은 hump 특성이 없고, wafer#20은 에서 심한 subthreshold hump 특성을 보였다. channel length 고정, gate width를 ~으로 가변하여 width에 따른 영향을 실험하였다. active 부분에 대한 SCM image로 확인된 phosphorus에 의한 active edge 부분의 boron 농도 감소와 gate width vs curve에서 확인된 phosphorus에 의한 감소가 narrow width로 갈수록 커짐을 확인하였다.

  • PDF

선형 CCD 센서를 적용한 ArF 파장대 웨이퍼 에지 노광장비의 제어에 관한 연구 (A Study on the Control Algorithm for the 300[mm] Wafer Edge Exposure of ArF Type using A Linear CCD Sensor)

  • 박홍래;이철규
    • 조명전기설비학회논문지
    • /
    • 제22권6호
    • /
    • pp.148-155
    • /
    • 2008
  • 본 논문에서는 웨이퍼 에지 노광장비에 핵심 부분인 웨이퍼의 편심오차의 측정알고리즘과 플랫/노치의 방향을 해석하는 알고리즘을 제안하였다. 또한 새로 제안된 알고리즘을 전산 시뮬레이션을 통해 그 유효성을 확인하였으며 제작된 웨이퍼 에지 노광기에 적용하여 실제 장비에 적용 가능함을 확인하였다. 제안된 알고리즘을 위해 필요한 웨이퍼 에지 위치 검출방식에 있어 과거의 접촉식 방법을 사용함으로서 발생하는 파티클의 오염을 제거하기 위해 선형 CCD 센서를 적용한 비접촉 방식의 데이터 측정법을 적용함으로서 파티클의 오염을 제어 할 수 있었다.

웨이퍼 정렬법과 정밀도 평가 (A Wafer Alignment Method and Accuracy Evaluation)

  • 박홍래;유준
    • 제어로봇시스템학회논문지
    • /
    • 제8권9호
    • /
    • pp.812-817
    • /
    • 2002
  • This paper presents a development of high accuracy aligner and describes a method to find the orientation of a substantially circular disk shaped wafer with at least one flat region on an edge thereof. In the developed system, the wafer is spun one 360 degree turn on a chuck and the edge position is measured by a linear array to obtain a set of data points at various wafer orientation. The rotation axis may differ from wafer center by an unknown eccentricity. The flat angle is found by fitting a cosine curve to the actual data to obtain a deviation. The maximum deviation is then corrected for errors due to a finite number of data points and wafer eccentricity by calculating an adjustment angle from data points on the wafer fiat. After determining the flat angle the wafer is spun to the desired orientation. The wafer eccentricity can be calculated from four of the data points located away from the flat edge region. and the wafer is then centered.

반도체 전공정의 하드마스크 스트립 검사시스템 개발 (Development of Hard Mask Strip Inspection System for Semiconductor Wafer Manufacturing Process)

  • 이종환;정성욱;김민제
    • 반도체디스플레이기술학회지
    • /
    • 제19권3호
    • /
    • pp.55-60
    • /
    • 2020
  • The hard mask photo-resist strip inspection system for the semiconductor wafer manufacturing process inspects the position of the circuit pattern formed on the wafer by measuring the distance from the edge of the wafer to the strip processing area. After that, it is an inspection system that enables you to check the process status in real time. Process defects can be significantly reduced by applying a tester that has not been applied to the existing wafer strip process, edge etching process, and wafer ashing process. In addition, it is a technology for localizing semiconductor process inspection equipment that can analyze the outer diameter of the wafer and the state of pattern formation, which can secure process stability and improve wafer edge yield.

Bare Wafer Inspection using a Knife-edge Test

  • Lee, Jun-Ho;Kim, Yong-Min;Kim, Jin-Seob;Yoo, Yeong-Eun
    • Journal of the Optical Society of Korea
    • /
    • 제11권4호
    • /
    • pp.173-176
    • /
    • 2007
  • We present a very simple and efficient bare-wafer inspection method using a knife-edge test. The wafer front surface and inner structures are inspected simultaneously. The wafer front surface is inspected visually using a knife-edge test while the inner structure is simultaneously inspected by a camera in the infrared region with a single white-light source. This paper presents a laboratory implementation of the test method with some experimental results.

A Control Algorithm for Wafer Edge Exposure Process

  • Park, Hong-Lae;Joon Lyou
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 제어로봇시스템학회 2002년도 ICCAS
    • /
    • pp.55.4-55
    • /
    • 2002
  • In the semiconductor fabrication, particle contamination is wide-spread and one of major causes to yield loss. Extensive testing has revealed that even careful handling of wafers during processing may cause photo-resist materials to flake off wafer edges. So, to remove the photo-resist at the outer 5mm of wafers, UV(Ultraviolet) rays are exposed. WEE (Wafer Edge Exposure) process station is the system that exposes the wafer edge as prespecified by controlling the positioning mechanism and maintaining the light intensity level In this work, WEE process station has been designed so as to significantly lower the amount of particle contamination which occurs even during the most r...

  • PDF

반도체 Wafer용 Edge Grinding Machine의 구조 안정화를 위한 설계 개선 (Design Alterations of a Semiconductor Wafer Edge Grinder for the Improved Stability)

  • 박유라;노승훈;김영조;길사근;김건형;신윤호
    • 반도체디스플레이기술학회지
    • /
    • 제15권1호
    • /
    • pp.56-64
    • /
    • 2016
  • It is generally accepted that the surface quality of wafer edge is mostly damaged by the vibrations of the edge grinding machine. The surface quality of wafer edge is supposed to be the most dominant factor of the cracks, scratches, burrs and chips on the edge surfaces, which are the main defects of the wafers. In this study, the structure of a wafer edge grinder has been investigated through the frequency response experiment and the computer simulation to find ways to suppress the vibrations from the structure. The main reasons of the structural vibrations were analyzed. And further the design alterations were deduced from the results of the experiment and the simulation, and applied to the machine to check the effects of those alterations and to eventually improve the structural stability. The result shows that the machine can have much improved stability with relatively simple design changes.

CMP 공정에서의 웨이퍼 연마 불균일성에 대한 유한요소해석 연구 (Study on Within-Wafer Non-uniformity Using Finite Element Method)

  • 양우열;성인하
    • Tribology and Lubricants
    • /
    • 제28권6호
    • /
    • pp.272-277
    • /
    • 2012
  • Finite element analysis was carried out using wafer-scale and particle-scale models to understand the mechanism of the fast removal rate(edge effect) at wafer edges in the chemical-mechanical polishing process. This is the first to report that a particle-scale model can explain the edge effect well in terms of stress distribution and magnitude. The results also revealed that the mechanism could not be fully understood by using the wafer-scale model, which has been used in many previous studies. The wafer-scale model neither gives the stress magnitude that is sufficient to remove material nor indicates the coincidence between the stress distribution and the removal rate along a wafer surface.