• 제목/요약/키워드: ULSI

검색결과 200건 처리시간 0.027초

전자선 직접묘사에 의한 Deep Submicron NMOSFET 제작 및 특성

  • 이진호;김천수;이형섭;전영진;김대용
    • ETRI Journal
    • /
    • 제14권1호
    • /
    • pp.52-65
    • /
    • 1992
  • 전자선 직접묘사 (E-beam direct writing lithography) 방법을 이용하여 $0.2\mum$$0.3\mum$ 의 게이트길이를 가지는 NMOS 트랜지스터를 제작하였다. 게이트만 전자선 직접묘사 방법으로 정의하고 나머지는 optical stepper를 이용하는 Mix & Match 방식을 사용하였다. 게이트산화막의 두께는 최소 6nm까지 성장시켰으며, 트랜지스터구조로서는 lightly-doped drain(LDD) 구조를 채택하였다. 짧은 채널효과 및 punch through를 줄이기 위한 방안으로 채널에 깊이 붕소이온을 주입하는 방법과 well을 고농도로 도핑하는 방법 및 소스와 드레인에 $p^-$halo를 이온주입하는 enhanced lightly-doped drain(ELDD) 방법을 적용하였으며, 제작후 성능을 각각 비교하였다. 제작된 $0.2\mum$의 게이트길이를 가지는 소자에서는 문턱전압과 subthreshold기울기는 각각 0.69V 및 88mV/dec. 이었으며, Vds=3.3V에서 측정한 포화 transconductance와 포화 드레인전류는 각각 200mS/mm, 0.6mA/$\mum$이었다. $0.3\mum$소자에서는 문턱전압과 subthreshold 기울기는 각각 0.72V 및 82mV/dec. 이었으며, Vds=3.3V에서 측정한 포화 transconductance는 184mS/mm이었다. 이러한 결과는 전원전압이 3.3V일 때 실제 ULSI에 적용가능함을 알 수 있다.

  • PDF

초고집적 회로용 PZT 박막의 형성조건 -스퍼터링법으로 Si, TiN/Ti/Si 기판위에 증착된 PZT 박막의 급속 열처리에 의한 결정화 및 특성- (Formation Conditions of PZT Thin Films for ULSI -A study on the formation and characteristics of PZT thin films by rapid thermal annealing-)

  • 마재평;박치선;백수현;황유상;백상훈;최진성;조현춘
    • 전자공학회논문지A
    • /
    • 제30A권10호
    • /
    • pp.59-66
    • /
    • 1993
  • PZT thin film deposited by rf magnetron sputtering was annealed by rapid thermal process(RTP) in PbO ambient to prevent vaporing of Pb and interface reactions. Si and TiN/Ti/Si substrates were prepared to survey application of TiN/Ti layer which can prevent interface interaction with Si and crack of PZT thin films. As temperature increased. PZT thin films surface on Si substrate appeared more severe cracks which should affect electrical properties deadly. TiN/Ti(40-150${\mu}{\Omega}{\cdot}cm$) layer applied for buffer layer suppressed interface interaction and film cracking. The measured leakage current(LC) and breakdown voltage(BV) of PZT thin film on TiN/Ti/Si substrate annealed at 650$^{\circ}$C for 15 sec (thickness of 2500$\AA$) were 38 nA/cm2 and 3.5 MV/cm and dielectric constant was 310 at 1 MHz, and remanent polarization (Pr) and coercive field (Ec) were 6.4${\mu}C/cm^{2}$ and 0.2MV/cm at 60 Hz, respectively.

  • PDF

폴리싱 공정의 자동화를 위한 실리콘웨이퍼의 형상 추정 및 분류에 관한 연구 (A Study on Estimating Shape and Sorting of Silicon Wafers for Auto System of Polishing Process)

  • 송은지
    • 디지털콘텐츠학회 논문지
    • /
    • 제3권1호
    • /
    • pp.113-122
    • /
    • 2002
  • 반도체와 관련한 실리콘웨이퍼의 평탄도는 양질의 웨이퍼를 보증하는 가장 중요한 요소이다. 따라서 평탄도(flatness)를 측정하고 제어하는 Polishing이라는 공정은 웨이퍼 생산의 여러 라인중 특별히 중요시 되는 과정이며 현재 이 공정에서는 담당 엔지니어가 웨이퍼의 모형을 모니터에서 육안으로 관찰하여 판단하고 평탄도를 높이기 위한 제어를 하고 있다. 그러나 사람에 의한 것이므로 많은 경험이 필요하고 일일이 체크해야하는 번거로움이 있다. 본 연구는 이러한 비효율적인 작업의 효율화를 위해 이루어 졌으며 Polishing 공정에 있어 평탄도를 사람이 아닌 시스템에 의해 자동으로 측정하여 제어하는 알고리즘을 제안한다. 여기서 제안한 시스템은 보간 다항식을 이용하여 웨이퍼 전역의 두께를 추정하고 Polishing공정에서 평탄도를 높이기 위해 제어 가능한 모형별로 분류할 수 있도록 하였다.

  • PDF

실리카 슬러리의 온도 변화에 따른 산화막의 CMP 특성 (Characteristic of Oxide CMP with the Various Temperatures of Silica Slurry)

  • 고필주;박성우;김남훈;장의구;서용진;이우선
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2004년도 추계학술대회 논문집 Vol.17
    • /
    • pp.707-710
    • /
    • 2004
  • Chemical mechanical polishing (CMP) process has been widely used to planarize dielectric layers, which can be applied to the integrated circuits for sub-micron technology. Despite the increased use of CMP process, it is difficult to accomplish the global planarization of in the defect-free inter-level dielectrics (ILD). In this paper, we have investigated slurry properties and CMP performance of silicon dioxide (oxide) as a function of different temperature of slurry. Thermal effects on the silica slurry properties such as pH, particle size, conductivity and zeta potential were studied. Moreover, the relationship between the removal rate (RR) with WIWNU and slurry properties caused by changes of temperature were investigated. Therefore, the understanding of these temperature effects provides a foundation to optimize an oxide CMP Process for ULSI multi-level interconnection technology.

  • PDF

LDD 공정 조건에 따른 편치쓰루 및 핫 캐리어 효과에 관한 연구 (A Study on Punchthrough and Hot-carrier Effects as LDD Process Parameters)

  • 안태현;김남훈;김창일;서용진;장의구
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1998년도 하계학술대회 논문집 D
    • /
    • pp.1367-1369
    • /
    • 1998
  • To achieve the ULSI goals of higher density, greater performance and operation speed have been scaled down. However, the reduction of channel length cause undesirable problems such as drop of punchthrough voltage, hot-carrier degradation and high leakage current, etc.. It is shown that the device characteristics depend on process parameters. In this Paper, we catched hold of trends of hot-carrier effects and punchthrough voltages due to variation of some process parameters such as LDD doses(P), spacer lengths, channel doses($BF_2$) and $V_T$ adjusting channel implantation energies using design trend curve (DTC). As the LDD and channel doses increased, hot-carrier phenomena became more severe, and punchthrough voltage was decreased. It were represented that punchthrough and hot carrier effects were critically depend on LDD and channel doses.

  • PDF

La 농도가 PLT 박막의 전기적 및 광학적 특성에 미치는 효과 (The effects of la content on the electrical and optical properties of (Pb, La)TiO$_{3}$ thin films)

  • 강성준;류성선;윤영섭
    • 전자공학회논문지A
    • /
    • 제33A권2호
    • /
    • pp.87-95
    • /
    • 1996
  • We have studied the effects of La concentration on the optical and electrical properties of lead lanthanum titanate (PLT) thin films by using sol-gel method. Both the optical and electrical properties are greatly affected by the La concentration. The refreactiv eindices of the films varied from 2.23 to 1.93 with varying La concentration in the range from 15 to 33 mol%. The dielectric constants of the films vary form 340 to 870 with varying La concentration in the range form 15 to 33 mol%. Hysteresis loop becomes slimmer with the increase of La concentration form 15 to 28mol% and little fatter again with the increase of La concentration form 28 to 33 mol%. Among the films investigated in this research, PLT(28) thin film shows the best dielectric properties for the application to the dielectrics of ULSI DRAM's. At the frequency of 100Hz, the dielectric constant and the loss tangent of PLT(28) thin films are 940 and 0.08 respectively. Its leakage current density at 1.5${\times}10^{5}$V/cm is 1${\times}10^{-6}A/cm^{2}$. The comparision between the simulated and the experimental curves for the switching transient characteristics shows that PLT (28) thin films behaves like normal dielectrics.

  • PDF

다이아몬드 컨디셔너를 이용한 ILD CMP에 관한 연구 (A Study on Interlayer Dielectric CMP Using Diamond Conditioner)

  • 서헌덕;김형재;김호윤;정해도
    • 한국정밀공학회:학술대회논문집
    • /
    • 한국정밀공학회 2003년도 춘계학술대회 논문집
    • /
    • pp.86-89
    • /
    • 2003
  • Chemical Mechanical Planarization(CMP) has been accepted as the most effective processes for ultra large scale integrated (ULSI) chip manufacturing. However, as the polishing process continues, pad pores get to be glazed by polishing residues, which hinder the supply of new slurry. And pad surface is ununiformly deformed as real contact distance. These defects make material removal rate(MRR) decrease with a number of polishied wafer. Also the desired within-chip planarity, within wafer non-uniformity(WIWNU) and wafer to wafer non-uniformity(WTWNU) arc unable to be achieved. So, pad conditioning in CMP Process is essential to overcome these defects. The eletroplated or brazed diamond conditioner is used as the conventional conditioning. And. allumina long fiber, the jet power of high pressure deionized water, vacuum compression. ultrasonic conditioner aided by cavitation effect and ceramic plate conditioner are once used or under investigation. But. these methods arc not sufficient for ununiformly deformed pad surface and the limits of conditioning effect. So this paper focuses on the characteristics of diamond conditioner which reopens glazed pores and removes ununiformly deformed pad away.

  • PDF

초고집적회로의 커패시터용 PZT박막의 입열 조건에 따른 유전특성 -1- 비정질 PZT를 사용한 PZT 박막의 누설전류 개선에 관한 연구 (Dielectric properties with heat-input condition of PZT thin films for ULSI's capacitor -1- A study on the improvement of leakage current of PZT thin films using a amorphous PZT layer)

  • 마재평;백수현;황유상
    • 전자공학회논문지A
    • /
    • 제32A권12호
    • /
    • pp.101-107
    • /
    • 1995
  • To improve the leakage current, we developed two step sputtering method where PZT thin film in first deposited at room temperature followed by 600.deg. C deposition. The method used an amorphous PZT layer deposited at room temperature to keep a stable interface during sputtering at high temperature. PZT thin films were deposited on Pt/Ti/SiO$_{2}$/Si substrate at room temperature and 600.deg. C sequentially. The effect of the layer deposited at room temperature was investigated with regard to I-V characteristics and P-E hysteresis loop. In the case of the sample with the layer deposited at room temperature, both leakage current and dielectric constant were decreased. The thicker the layer deposited at room temperature was, the lower dielectric constant was. However, leakage current was indepenent of the variation of the thickness ratio. The sample with 200$\AA$ of the layer deposited at room temperature showed the most promising results in both dielectric constant and leakage current.

  • PDF

급속열처리에 의한 TiN/$TiSi_2$ 이중구조막을 이용한 submicron contact에서의 전기적 특성 (The Electrical Roperties of TiN/$TiSi_2$ Bilayer Formed by Rapid Thermal Anneal at Submicron Contact)

  • 이철진;성만영;성영권
    • 전자공학회논문지A
    • /
    • 제31A권9호
    • /
    • pp.78-88
    • /
    • 1994
  • The electrical properties of TiM/TiSi$_{2}$ bilayer formed by rapid thermal anneal in NH$_{3}$ ambient after the Ti film is deposited on silicon cubstrate are investigated. N$^{+}$ contact resistance slightly increases with increasing annealing temperature with P$^{+}$ contact resistance decreases. The contact resistance of N$^{+}$ contance was less than 24[.OMEGA.] but P$^{+}$ thatn that of N$^{+}$ contact but the leakage current indicates degradation of the contact at high annealing temperature for both N$^{+}$ and contacts. The leakage current of N$^{+}$ Junction was less than 0.06[fA/${\mu}m^{2}$] but P$^{+}$ contact was 0.11-0.15[fA/${\mu}m^{2}$]. The junction breakdown voltage for N$^{+}$ junction remains contant with increasing annealing temperature while P$^{+}$ junction slightly decreases. The Electrical properties of a two step annealing are better than that of one step annealing. The Tin/TiSi$_{2}$ bilayer formed by RTA in NH$_{3}$ ambient reveals good electrical properties to be applicable at ULSI contact.

  • PDF

Thermal Stability of Self-formed Barrier Stability Using Cu-V Thin Films

  • 한동석;문대용;김웅선;박종완
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2011년도 제40회 동계학술대회 초록집
    • /
    • pp.188-188
    • /
    • 2011
  • Recently, scaling down of ULSI (Ultra Large Scale Integration) circuit of CMOS (Complementary Meta Oxide Semiconductor) based electronic devices, the electronic devices, become much faster and smaller size that are promising property of semiconductor market. However, very narrow interconnect line width has some disadvantages. Deposition of conformal and thin barrier is not easy. And metallization process needs deposition of diffusion barrier and glue layer for EP/ELP deposition. Thus, there is not enough space for copper filling process. In order to get over these negative effects, simple process of copper metallization is important. In this study, Cu-V alloy layer was deposited using of DC/RF magnetron sputter deposition system. Cu-V alloy film was deposited on the plane SiO2/Si bi-layer substrate with smooth surface. Cu-V film's thickness was about 50 nm. Cu-V alloy film deposited at $150^{\circ}C$. XRD, AFM, Hall measurement system, and AES were used to analyze this work. For the barrier formation, annealing temperature was 300, 400, $500^{\circ}C$ (1 hour). Barrier thermal stability was tested by I-V(leakage current) and XRD analysis after 300, 500, $700^{\circ}C$ (12 hour) annealing. With this research, over $500^{\circ}C$ annealed barrier has large leakage current. However vanadium-based diffusion barrier annealed at $400^{\circ}C$ has good thermal stability. Therefore thermal stability of vanadium-based diffusion barrier is desirable for copper interconnection.

  • PDF