• Title/Summary/Keyword: TTV(Total Thickness Variation)

Search Result 7, Processing Time 0.018 seconds

Design for Enhanced Precision in 300 mm Wafer Full-Field TTV Measurement (300 mm 웨이퍼의 전영역 TTV 측정 정밀도 향상을 위한 모듈 설계)

  • An-Mok Jeong;Hak-Jun Lee
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.30 no.3
    • /
    • pp.88-93
    • /
    • 2023
  • As the demand for High Bandwidth Memory (HBM) increases and the handling capability of larger wafers expands, ensuring reliable Total Thickness Variation (TTV) measurement for stacked wafers becomes essential. This study presents the design of a measurement module capable of measuring TTV across the entire area of a 300mm wafer, along with estimating potential mechanical measurement errors. The module enables full-area measurement by utilizing a center chuck and lift pin for wafer support. Modal analysis verifies the structural stability of the module, confirming that both the driving and measuring parts were designed with stiffness exceeding 100 Hz. The mechanical measurement error of the designed module was estimated, resulting in a predicted measurement error of 1.34 nm when measuring the thickness of a bonding wafer with a thickness of 1,500 ㎛.

Wafer TTV Measurement and Variable Effect Analysis According to Settling Time (Settling Time에 따른 웨이퍼 TTV 측정 및 변수 영향 분석)

  • Hyeong Won Kim;Anmok Jeong;Taeho Kim;Hak Jun Lee
    • Journal of the Semiconductor & Display Technology
    • /
    • v.22 no.3
    • /
    • pp.8-13
    • /
    • 2023
  • High bandwidth memory a core technology of the future memory semiconductor industry, is attracting attention. Temporary bonding and debonding process technology, which plays an important role in high bandwidth memory process technology, is also being studied. In this process, total thickness variation is a major factor determining wafer performance. In this study, the reliability of the equipment measuring total thickness variation is identified, and the servo motor settling, and wafer total thickness variation measurement accuracy are analyzed. As for the experimental variables, vacuum, acceleration time, and speed are changed to find the most efficient value by comparing the stabilization time. The smaller the vacuum and the larger the radius, the longer the settling time. If the radius is small, high-speed rotation performance is good, and if the radius is large, low-speed rotation performance is good. In the future, we plan to conduct an experiment to measure the entire of the wafer.

  • PDF

A Study on Precision Infeed Grinding for the Silicon Wafer (실리콘 웨이퍼의 고정밀 단면 연삭에 관한 연구)

  • Ahn D.K.;Hwang J.Y.;Choi S.J.;Kwak C.Y.;Ha S.B.
    • Proceedings of the Korean Society of Precision Engineering Conference
    • /
    • 2005.06a
    • /
    • pp.1-5
    • /
    • 2005
  • The grinding process is replacing lapping and etching process because significant cost savings and performance improvemnets is possible. This paper presents the experimental results of wafer grinding. A three-variable two-level full factorial design was employed to reveal the main effects as well as the interaction effects of three process parameters such as wheel rotational speed, chuck table rotational speed and feed rate on TTV and STIR of wafers. The chuck table rotaional speed was a significant factor and the interaction effects was significant. The ground wafer shape was affected by surface shape of chuck table.

  • PDF

A Study on Pressure Distribution for Uniform Polishing of Sapphire Substrate

  • Park, Chul jin;Jeong, Haedo;Lee, Sangjik;Kim, Doyeon;Kim, Hyoungjae
    • Tribology and Lubricants
    • /
    • v.32 no.2
    • /
    • pp.61-66
    • /
    • 2016
  • Total thickness variation (TTV), BOW, and surface roughness are essential characteristics for high quality sapphire substrates. Many researchers have attempted to increase removal rate by controlling the key process parameters like pressure and velocity owing to the high cost of consumables in sapphire chemical mechanical polishing (CMP). In case of the pressure approach, increased pressure owing to higher deviation of pressure over the wafer leads to significant degradation of the TTV. In this study, the authors focused on reducing TTV under the high-pressure conditions. When the production equipment polishes multiple wafers attached on a carrier, higher loads seem to be concentrated around the leading edge of the head; this occurs because of frictional force generated by the combination of table rotation and the height of the gimbal of the polishing head. We believe the skewed pressure distribution during polishing to be the main reason of within-wafer non-uniformity (WIWNU). The insertion of a hub ring between the polishing head and substrate carrier helped reduce the pressure deviation. Adjusting the location of the hub ring enables tuning of the pressure distribution. The results indicated that the position of the hub ring strongly affected the removal profile, which confirmed that the position of the hub ring changes the pressure distribution. Furthermore, we analyzed the deformation of the head via finite element method (FEM) to verify the pressure non-uniformity over the contact area Based on experiment and FEM results, we determined the optimal position of hub ring for achieving uniform polishing of the substrate.

The relationship between minority carrier life time and structural defects in silicon ingot grown with single seed

  • Lee, A-Young;Kim, Young-Kwan
    • Journal of the Korean Crystal Growth and Crystal Technology
    • /
    • v.25 no.1
    • /
    • pp.13-19
    • /
    • 2015
  • Among the various possible factors affecting the Minority Carrier Life Time (MCLT) of the mc-Si crystal, dislocations formed during the cooling period after solidification were found to be a major element. It was confirmed that other defects such as grain boundary or twin boundary were not determinative defects affecting the MCLT because most of these defects seemed to be formed during the solidification period. With a measurement of total thickness variation (TTV) and bow of the silicon wafers, it was found that residual stress remaining in the mc-Si crystal might be another major factor affecting the MCLT. Thus, it is expected that better quality of mc-Si can be grown when the cooling process right after solidification is carried out as slow as possible.

Monitering System of Silicon Wafer Grinding Process Using for the Change of Motor Current (모터 전류 변화를 이용한 실리콘 웨이퍼 연삭 공정 모니터링 시스템)

  • Park S.J.;Kim S.Y.;Lee S.J.;Park B.Y.;Jeong H.D.
    • Proceedings of the Korean Society of Precision Engineering Conference
    • /
    • 2005.06a
    • /
    • pp.104-107
    • /
    • 2005
  • Recently, according to the development of semiconductor industry, needed to high-integration and high-functionality. These changes are required for silicon wafer of large scale diameter and precision of TTV (Total Thickness variation). So, in this research, suggest that the method of monitoring system is using motor current. This method is needed for observation of silicon wafer grinding process. Motor current sensor is consisted of hall sensor. Hall sensor is known to catching of change of current. Received original signal is converted to the diginal, then, it is calculated RMS values, and then, it is analysed in computer. Generally, the change of force is relative to the change of current, So this reason, in this research tried to monitoring of motor current change, and then, it will be applied to analysis for silicon wafer grinding process. using motor current sensor.

  • PDF

Structural defects in the multicrystalline silicon ingot grown with the seed at the bottom of crucible (종자결정을 활용한 다결정 규소 잉곳 내의 구조적 결함 규명)

  • Lee, A-Young;Kim, Young-Kwan
    • Journal of the Korean Crystal Growth and Crystal Technology
    • /
    • v.24 no.5
    • /
    • pp.190-195
    • /
    • 2014
  • Because of the temperature gradient occurring during the growth of the ingot with directional solidification method, defects are generated and the residual stress is produced in the ingot. Changing the growth and cooling rate during the crystal growth process will be helpful for us to understand the defects and residual stress generation. The defects and residual stress can affect the properties of wafer. Generally, it was found that the size of grains and twin boundaries are smaller at the top area than at the bottom of the ingot regardless of growth and cooling condition. In addition to that, in the top area of silicon ingot, higher density of dislocation is observed to be present than in the bottom area of the silicon ingot. This observation implies that higher stress is imposed to the top area due to the faster cooling of silicon ingot after solidification process. In the ingot with slower growth rate, dislocation density was reduced and the TTV (Total Thickness Variation), saw mark, warp, and bow of wafer became lower. Therefore, optimum growth condition will help us to obtain high quality silicon ingot with low defect density and low residual stress.