• 제목/요약/키워드: Si-wafer

검색결과 1,167건 처리시간 0.037초

REOXIDATION법을 이용한 Si WAFER의 HOLE TRAP의 제거 (Elimination of Hole Traps on Si Wafer using Reoxidation method)

  • 홍순관;주병권;김철주
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 1987년도 전기.전자공학 학술대회 논문집(I)
    • /
    • pp.433-435
    • /
    • 1987
  • Thermal reoxidation was carried out to eliminate hole traps at the surface of Si wafer. As the result, the good surface state of wafer was obtained and hole traps were eliminate at the inversion layer. For the evaluation of reoxidation effects. MOS diode was fabricated and its C-Y curve was plotted.

  • PDF

Issue of Large Diameter Si Wafer Making

  • Takasu, Shin.
    • 한국결정성장학회:학술대회논문집
    • /
    • 한국결정성장학회 1996년도 The 9th KACG Technical Annual Meeting and the 3rd Korea-Japan EMGS (Electronic Materials Growth Symposium)
    • /
    • pp.88-138
    • /
    • 1996
  • Electronics grew up to the largest industry in the world supported by Si wafer. In near future, the Si wafer may use 300mm in diameter for economic requirement. This size wafer may use to produce large logic chip, 256Mbit DRAM, and other large complex and high density chip. Then, the quality including flatness and crustal characters may be required very high performance. And, their price should be reasonable and high quantity may be required. These requirements should be solve lot of hard problems of crystal growth, wafering mechanical processing and their cost problems. In this presentation, I may discuss following items.

  • PDF

최적조건 선정을 위한 Pad 특성과 Wafer Final Polishing의 가공표면에 관한 연구 (The Study on the Wafer Surface and Pad Characteristic for Optimal Condition in Wafer Final Polishing)

  • 원종구;이은상;이상균
    • 한국기계가공학회지
    • /
    • 제11권1호
    • /
    • pp.26-32
    • /
    • 2012
  • Polishing is one of the important methods in manufacturing of Si wafers and in thinning of completed device wafers. This study will report the characteristic of wafer according to processing time, machining speed and pressure which have major influence on the abrasion of Si wafer polishing. It is possible to evaluation of wafer abrasion by load cell and infrared temperature sensor. The characteristic of wafer surface according to processing condition is selected to use a result data that measure a pressure, machining speed, and the processing time. This result is appeared by the characteristic of wafer surface in machining condition. Through that, the study cans evaluation a wafer characteristic in variable machining condition. It is important to obtain optimal condition. Thus the optimum condition selection of ultra precision Si wafer polishing using load cell and infrared temperature sensor. To evaluate each machining factor, use a data through each sensor. That evaluation of abrasion according to variety condition is selected to use a result data that measure a pressure, machining speed, and the processing time. And optimum condition is selected by this result.

Al 및 SiN 박막 위에 형성된 TiW Under Bump Metallurgy의 스퍼터링 조건에 따른 Au Bump의 접착력 특성 (Effects of Sputtering Conditions of TiW Under Bump Metallurgy on Adhesion Strength of Au Bump Formed on Al and SiN Films)

  • 조양근;이상희;김지묵;김현식;장호정
    • 마이크로전자및패키징학회지
    • /
    • 제22권3호
    • /
    • pp.19-23
    • /
    • 2015
  • 본 연구에서는 COG (Chip On Glass) 패키지 적용을 위해 Au 범프를 전기도금 공정을 사용하여 Al/Si wafer와 SiN/Si wafer 위에 TiW/Au 구조를 갖는 두 종류의 Au범프 시료를 제작하였다. UBM (Under Bump Metallurgy) 물질로서 TiW 박막을 스퍼터링 방법으로 증착하였으며 스퍼터링 입력 파워(500~5000 Watt)에 따른 박리 현상을 관찰하였다. 안정된 계면 접착을 나타내는 스퍼터링 파워는 1500 Watt임을 확인 할 수 있었다. 또한 SAICAS (Surface And Interfacial Cutting Analysis System) 장비를 사용하여 기판 종류에 따른 Au Bump의 접착력을 조사하였다. TiW 증착 조건은 스퍼터링 파워를 1500 Watt로 고정하였다. TiW/Au 계면의 접착력은 두 종류의 wafer (Al/Si과 SiN/Si wafers)에 관계없이 오차 범위 안에서 비슷한 접착력을 보여주었으나, TiW UBM 스퍼터링 박막 계면에서의 접착력은 하부 박막인 Al 금속과 SiN 비금속 박막에서의 접착력 차이가 약 2.2배 크게 나타났다. 즉, Al/Si wafer와 SiN/Si wafer위에 증착된 TiW의 접착력은 각각 0.475 kN/m와 0.093 kN/m 값을 나타내었다.

UBM이 단면 증착된 Si-Wafer에 대한 Pb-free 솔더의 무플럭스 젖음 특성 (The Fluxless Wetting Properties of UBM-Coated Si-Wafer to the Pb-Free Solders)

  • 홍순민;박재용;김문일;정재필;강춘식
    • Journal of Welding and Joining
    • /
    • 제18권6호
    • /
    • pp.74-82
    • /
    • 2000
  • The fluxless wetting properties of UBM-coated Si-wafer to the binary lead-free solders(Sn-Ag, Sn-Sb, Sjn-In, Sn0Bi) were estimated by wetting balance method. With the new wettability indices from the wetting curves of one side coated specimen, the wetting property estimation of UBM-coated Si-wafer was possible. For UBM of Si-chip, Au/Cu/Cr UBm was better than au/Ni/TI in the point of wetting time/ At general reflow process temperature, the wettability of high melting point solders(Sn-Sb, Sn-Ag) was better than that of low melting point one(Sn-Bi, Sn-In). The contact angle of the one side coated Si-plate to the solder could be calculated from the force balance equation by measuring the static state force and the tilt angle.

  • PDF

Progress in Si crystal and wafer technologies

  • Tsuya, Hideki
    • 한국결정성장학회지
    • /
    • 제10권1호
    • /
    • pp.13-16
    • /
    • 2000
  • Progress in Si crystal and wafer technologies is discussed on single crystal growth, wafer fabrication, epitaxial growth, gettering, 300 mm and SOI. As for bulk crystal growth, the mechanism of grown-in defects (voids) formation, the succes of grown-in defect free crystal growth technology and nitrogen doped crystal are shown. New wafer fabrication technologies such as both-side mirror polishing and etchingless process have been developed. The epitaxial growth of SiGe/Si heterostructure for high speed bipolar device is treated. Gettering technology under low temperature process such as RTP is important, and also it is shown that IG effect for Ni could be predicted using computer simulation of precipitate density and size. The development of 300 mm wafer and SOI has made progress steadily.

  • PDF

50 ㎛ 기판을 이용한 a-Si:H/c-Si 이종접합 태양전지 제조 및 특성 분석 (a-Si:H/c-Si Heterojunction Solar Cell Performances Using 50 ㎛ Thin Wafer Substrate)

  • 송준용;최장훈;정대영;송희은;김동환;이정철
    • 한국재료학회지
    • /
    • 제23권1호
    • /
    • pp.35-40
    • /
    • 2013
  • In this study, the influence on the surface passivation properties of crystalline silicon according to silicon wafer thickness, and the correlation with a-Si:H/c-Si heterojunction solar cell performances were investigated. The wafers passivated by p(n)-doped a-Si:H layers show poor passivation properties because of the doping elements, such as boron(B) and phosphorous(P), which result in a low minority carrier lifetime (MCLT). A decrease in open circuit voltage ($V_{oc}$) was observed when the wafer thickness was thinned from $170{\mu}m$ to $50{\mu}m$. On the other hand, wafers incorporating intrinsic (i) a-Si:H as a passivation layer showed high quality passivation of a-Si:H/c-Si. The implied $V_{oc}$ of the ITO/p a-Si:H/i a-Si:H/n c-Si wafer/i a-Si:H/n a-Si:H/ITO stacked layers was 0.715 V for $50{\mu}m$ c-Si substrate, and 0.704 V for $170{\mu}m$ c-Si. The $V_{oc}$ in the heterojunction solar cells increased with decreases in the substrate thickness. The high quality passivation property on the c-Si led to an increasing of $V_{oc}$ in the thinner wafer. Short circuit current decreased as the substrate became thinner because of the low optical absorption for long wavelength light. In this paper, we show that high quality passivation of c-Si plays a role in heterojunction solar cells and is important in the development of thinner wafer technology.

Friction Mechanisms of Silicon Wafer and Silicon Wafer Coated with Diamond-like Carbon Film and Two Monolayers

  • Singh R. Arvind;Yoon Eui-Sung;Han Hung-Gu;Kong Ho-Sung
    • Journal of Mechanical Science and Technology
    • /
    • 제20권6호
    • /
    • pp.738-747
    • /
    • 2006
  • The friction behaviour of Si-wafer, diamond-like carbon (DLC) and two self-assembled monolayers (SAMs) namely dimethyldichlorosilane (DMDC) and diphenyl-dichlorosilane (DPDC) coated on Si-wafer was studied under loading conditions in milli-newton (mN) range. Experiments were performed using a ball-on-flat type reciprocating micro-tribo tester. Glass balls with various radii 0.25 mm, 0.5 mm and 1 mm were used. The applied normal load was in the range of 1.5 mN to 4.8 mN. Results showed that the friction increased with the applied normal load in the case of all the test materials. It was also observed that friction was affected by the ball size. Friction increased with the increase in the ball size in the case of Si-wafer. The SAMs also showed a similar trend, but had lower values of friction than those of Si-wafer In-terestingly, for DLC it was observed that friction decreased with the increase in the ball size. This distinct difference in the behavior of friction in DLC was attributed to the difference in the operating mechanism. It was observed that Si-wafer and DLC exhibited wear, whereas wear was absent in the SAMs. Observations showed that solid-solid adhesion was dominant in Si-wafer, while plowing in DLC. The wear in these two materials significantly Influenced their friction. In the case of SAMs their friction behaviour was largely influenced by the nature of their molecular chains.

Nano/Micro-scale friction properties of Silicon and Silicon coated with Chemical Vapor Deposited (CVD) Self-assembled monolayers

  • 윤의성;;오현진;한흥구;공호성
    • KSTLE International Journal
    • /
    • 제5권2호
    • /
    • pp.37-43
    • /
    • 2004
  • Abstract : Nano/micro-scale friction properties were investigated on Si (100) and three self-assembled monolayers (SAMs) (PFOTC, DMDM, DPDM) coated on Si-wafer by chemical vapor deposition technique. Experiments were conducted at ambient temperature(24$pm$1$circ$C) and humidity(45$pm$5%). Friction at nano-scale was measured using Atomic Force Microscopy (AFM) in the range of 0-40nN normal loads. In both Si-wafer and SAMs, friction increased linearly as a function of applied normal load. Results showed that friction was affected by the inherent adhesion in Ssi-wafer, and in the case of SAMs the physical/chemical structures had a major influence. Coefficient of friction of these test samples at the micro-scale was also energies. In order to study the effect of contact area on coefficient of friction at the micro-scale, friction was measured for Si-wafer and DPDM against Soda Lime balls (Duke Scientiffic Corporation) of different radii (0.25 mm, 0.5 mm and 1 mm) at different applied normal loads (1500, 3000 and 4800 mN). Results showed that Si-wafer had higher coefficient of friction than DPDM. Further, unlike that in the case of DPDM, friction in Si-wafer was severely influenced by its wear. SEM evidences showed that solid-solid adhesion was the wear mechanism in Si-wafer.

웨이퍼 본딩을 이용한 탐침형 정보 저장장치용 압전 켄틸레버 어레이 (Thermo-piezoelectric $Si_3N_4$ cantilever array on a CMOS circuit for probe-based data storage using wafer-level transfer method)

  • 김영식;장성수;이선영;진원혁;조일주;남효진;부종욱
    • 정보저장시스템학회논문집
    • /
    • 제2권2호
    • /
    • pp.96-99
    • /
    • 2006
  • In this research, a wafer-level transfer method of cantilever away on a conventional CMOS circuit has been developed for high density probe-based data storage. The transferred cantilevers were silicon nitride ($Si_3N_4$) cantilevers integrated with poly silicon heaters and piezoelectric sensors, called thermo-piezoelectric $Si_3N_4$ cantilevers. In this process, we did not use a SOI wafer but a conventional p-type wafer for the fabrication of the thermo-piezoelectric $Si_3N_4$ cantilever arrays. Furthermore, we have developed a very simple transfer process, requiring only one step of cantilever transfer process for the integration of the CMOS wafer and cantilevers. Using this process, we have fabricated a single thermo-piezoelectric $Si_3N_4$ cantilever, and recorded 65nm data bits on a PMMA film and confirmed a charge signal at 5nm of cantilever deflection. And we have successfully applied this method to transfer 34 by 34 thermo-piezoelectric $Si_3N_4$ cantilever arrays on a CMOS wafer. We obtained reading signals from one of the cantilevers.

  • PDF