• Title/Summary/Keyword: Register Control

Search Result 241, Processing Time 0.031 seconds

Host Interface Implementation for TCP/IP Hardware Accelerator (TCP/IP 하드웨어와 CPU와의 통신을 위한 Host/Interface 의 구현)

  • 정여진;임혜숙
    • Proceedings of the IEEK Conference
    • /
    • 2003.07b
    • /
    • pp.855-858
    • /
    • 2003
  • TCP/IP 를 포함하는 데이터 네트워킹 프로토콜을 구현함에 있어, 기존에는 소프트웨어 방식으로 구현되었던 모듈들을 하드웨어로 구현하는 프로젝트를 수행하면서, CPU 와 하드웨어 모듈과의 통신을 중계하는 모듈을 구현하였다. 본 논문에서는 TCP/IP 하드웨어와 CPU 와의 통신을 위한 Host Interface 의 기능에 대해 다루고 구현 방식을 Control flow와 Data flow의 입장에서 설명하였다. 우선, Host Interface 의 기능을 설명하고 Host Interface 의 입출력 신호를 정의하였다. Host Interface에서 이루어지는 CPU와 하드웨어 모듈간의 통신을 제어정보 흐름과 데이터정보 흐름으로 나누고 제어흐름을 위해서는 Command/Status Register 를 두었고, 데이터 흐름을 위해서는 CPU와 데이터 RAM 사이에 FIFO 를 두어 데이터의 흐름이 신속히 이루어지도록 하였다. 끝으로 Host Interface 와 주변 모듈들간의 통신에 대한 Testcases에 대해서도 다루었다.

  • PDF

A Study on the implementation of PLCP sublayer for Frequency Hopping Wireless LAN (주파수 호핑방식 무선 LAN을 위한 PLCP 부계층 프로토콜 기능 구현 연구)

  • 이선희;기장근
    • Proceedings of the IEEK Conference
    • /
    • 1999.06a
    • /
    • pp.837-840
    • /
    • 1999
  • In this paper, we design and verify the hardware circuit that performs PLCP(Physical Layer Convergence Protocol) protocol functions of physical layer in IEEE 802.11 frequency hopping WLAN(Wireless Local Area Network). Altera MAX+PLUS I $I^{〔1〕}$ is used as a design tool. The designed circuit consists of control register module to interface with upper layer, FIFO module to transmit/receive data with upper layer, TX function module, and RX function module. It is verified that the developed circuit conforms well to the IEEE 802.11 standard specification and can support both 1Mbps and 2 Mbps transmission rate by simulation. The developed circuits can be utilized for the implementation of protocol processor in wireless LAN areas.

  • PDF

A design of 16-bit adiabatic Microprocessor core

  • Youngjoon Shin;Lee, Hanseung;Yong Moon;Lee, Chanho
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.3 no.4
    • /
    • pp.194-198
    • /
    • 2003
  • A 16-bit adiabatic low-power Micro-processor core is designed. The processor consists of control block, multi-port register file and ALU. A simplified four-phase clock generator is designed to provide supply clocks for adiabatic processor. All the clock line charge on the capacitive interconnections is recovered to recycle the energy. Adiabatic circuits are designed based on ECRL(efficient charge recovery logic) and $0.35\mu\textrm$ CMOS technology is used. Simulation results show that the power consumption of the adiabatic Microprocessor core is reduced by a factor of 2.9~3.1 compared to that of conventional CMOS Microprocessor

An Implementation Method of Cycle Accurate Simulator for the Design of a Pipelined DSP

  • Park, Hyeong-Bae;Park, Ju-Sung;Kim, Tae-Hoon;Chi, Hua-Jun
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.6 no.4
    • /
    • pp.246-251
    • /
    • 2006
  • In this paper, we introduce an implementation method of the CBS (Cycle Base Simulator), which describes the operation of a DSP (Digital Signal Processor) at a pipeline cycle level. The CBS is coded with C++, and is verified by comparing the results from the CBS and HDL simulation of the DSP with the various test vectors and application programs. The CBS shows the data about the internal registers, status flags, data bus, address bus, input and output pin of the DSP, and also the control signals at each pipeline cycle. The developed CBS can be used in evaluating the performance of the target DSP before the RTL(Register Transfer Level) coding as well as a reference for the RTL level design.

Testbench Implementation for FPGA based Nuclear Safety Class System using OVM

  • Heo, Hyung-Suk;Oh, Seungrohk;Kim, Kyuchull
    • Journal of IKEEE
    • /
    • v.18 no.4
    • /
    • pp.566-571
    • /
    • 2014
  • A safety class field programmable gate array based system in nuclear power plant has been developed to improve the diversity. Testbench is necessary to satisfy the technical reference, IEC-62566, for verification and validation of register transfer level code. We use the open verification methodology(OVM) developed by standard body. We show that our testbench can use random input for test. And also we show that reusability of block level testbench for the integration level testbench, which is very efficient for large scale system like nuclear reactor protection system.

Tracking Algorithm about Location of One-Hot Signal in Embedded System (Embedded System One-Hot 시그널의 위치 추적 알고리즘)

  • Jeon, Yu-Sung;Kim, In-Soo;Min, Hyoung-Bok
    • Proceedings of the KIEE Conference
    • /
    • 2008.07a
    • /
    • pp.1957-1958
    • /
    • 2008
  • The Logic Built In Self Test (LBIST) technique is substantially applied in chip design in most many semiconductor company in despite of unavoidable overhead like an increase in dimension and time delay occurred as it used. Currently common LBIST software uses the MISR (Multiple Input Shift Register) However, it has many considerations like defining the X-value (Unknown Value), length and number of Scan Chain, Scan Chain and so on for analysis of result occurred in the process. So, to solve these problems, common LBIST software provides the solution method automated. Nevertheless, these problems haven't been solved automatically by Tri-state Bus in logic circuit yet. This paper studies the simulator and algorithm that judges whether Tri-state Bus lines is the circuit which have X-value or One-hot Value after presuming the control signal of the lines which output X-value in the logic circuit to solve the most serious problems.

  • PDF

A study on the NOx emission characteristics with combustion air flow conditions in air-staged coal burner (공기다단 석탄버너에서 연소공기 유동조건에 따른 NOx 배출특성에 관한 연구)

  • Kim, Hyuk-Je;Song, Si-Hong;Kim, Sang-Hyeun;Lee, Ik-Hyung
    • Proceedings of the KSME Conference
    • /
    • 2003.11a
    • /
    • pp.379-384
    • /
    • 2003
  • Coal-burning utilities are facing a major NOx control compliance challenge due to the heavy emission regulation. In response to this challenge, some applicative technologies to effectively reduce NOx are developed and applied in the pulverized coal power plants. One of these is low NOx burner(LNB) equipped with multi-staged air register. In this study, NOx emission rate and flame shapes are investigated with secondary and tertiary air flow conditions in air staged coal burner, and the optimal windows of flow conditions to minimize NOx emission rate are found out. The test conditions treated in this study are the flow rate, swirl direction and intensity and throat injection velocity of secondary and tertiary air.

  • PDF

Concept & Implementation of Three-Layered Vessel Traffic Management System

  • Jung, Min;Song, Chae-Uk
    • Journal of Navigation and Port Research
    • /
    • v.34 no.2
    • /
    • pp.91-95
    • /
    • 2010
  • Recently IMO and IALA have developed the strategy of e-Navigation and the concepts of VTM to enhance the safety, efficiency and security of vessel traffic and protection of the marine environment. And current technical and functional trends require vessel traffic management systems to be improved so as to control vessel traffic not only in waters of harbour area, but also within EEZ waters. Under the consideration of these circumstances, a three-layered vessel traffic management system was proposed in this paper. The proposed system consists of three sub-systems, called Local VTS, Regional VTS and National VTS, and those sub-systems are designed respectively to be suitable for managing vessel traffic within their own jurisdiction waters.

A Study on the Selection of Building Registration Method using GIS (GIS를 이용한 건물등록 방법 선정에 관한 연구)

  • 양인태;오이균;유영걸;천기선
    • Proceedings of the Korean Association of Geographic Inforamtion Studies Conference
    • /
    • 2004.03a
    • /
    • pp.613-616
    • /
    • 2004
  • Recently, in a field of cadastre, a computerization of cadastral map is in progress with great growth of GSIS field. Also, the needs for the integration of land and building information are widely increasing for integral-management and its application of various land related information. Through a revision of cadastral laws to replace the existing 2D-Cadastre with the 3D-Cadastre, a legal basis to register the position of buildings and facilities is prepared in the governmental or civil fields. This paper presented 3D-Cadastre theory that has been studied on Europe and surveyed building position directly with Totalstation at cadastral control point after choosing pilot test area, Also, the most efficient surveying method of registering building in a cadastral map is presented with comparing and analyzing building position after surveying digital orthophoto and digital map.

  • PDF

A 16-bit adiabatic macro blocks with supply clock generator for micro-power RISC datapath

  • Lee, Hanseung;Inho Na;Lee, Chanho;Yong Moon
    • Proceedings of the IEEK Conference
    • /
    • 2002.07c
    • /
    • pp.1563-1566
    • /
    • 2002
  • A 16-bit adiabatic datapath for micro-power RISC processor is designed. The datapath is composed of a 3-read and 1-write multi-port adiabatic register file and an arithmetic and logic unit. A four-phase clock generator is also designed to provide supply clocks fer adiabatic circuits and the driving capability control scheme is proposed. All the clock line charge on the capacitive interconnections is recovered to recycle energy. Adiabatic circuits are designed based on efficient charge recovery logic(ECRL) and are implemented using a 0.35 fm CMOS technology. Functional and energy simulation is carried out to show the feasibility of adiabatic datapath. Simulation results show that the power consumption of the adiabatic datapath including supply clock generator is reduced by a factor of 1.4∼1.5 compared to that of the conventional CMOS.

  • PDF