• Title/Summary/Keyword: RISC

Search Result 320, Processing Time 0.027 seconds

A Study on the Design of a RISC core with DSP Support (DSP기능을 강화한 RISC 프로세서 core의 ASIC 설계 연구)

  • 김문경;정우경;이용석;이광엽
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.26 no.11C
    • /
    • pp.148-156
    • /
    • 2001
  • This paper proposed embedded application-specific microprocessor(YS-RDSP) whose structure has an additional DSP processor on chip. The YS-RDSP can execute maximum four instructions in parallel. To make program size shorter, 16-bit and 32-bit instruction lengths are supported in YS-RDSP. The YS-RDSP provides programmability. controllability, DSP processing ability, and includes eight-kilobyte on-chip ROM and eight-kilobyte RAM. System controller on the chip gives three power-down modes for low-power operation, and SLEEP instruction changes operation statue of CPU core and peripherals. YS-RDSP processor was implemented with Verilog HDL on top-down methodology, and it was improved and verified by cycle-based simulator written in C-language. The verified model was synthesized with 0.7um, 3.3V CMOS standard cell library, and the layout size was 10.7mm78.4mm which was implemented by using automatic P&R software.

  • PDF

The Effect of Resilience on Posttraumatic Stress Disorder Symptoms and Comorbid Symptoms in Firefighters (강원지역 소방관에서 외상후 스트레스 증상 및 동반증상에 미치는 리질리언스의 영향)

  • Lee, Hong-Eui;Kang, Suk-Hoon;Ye, Byoung Seok;Choi, Jong-Hyuck
    • Anxiety and mood
    • /
    • v.8 no.2
    • /
    • pp.86-92
    • /
    • 2012
  • Objective : This study investigated the relationship between the resilience and posttraumatic stress symptoms, as well as comorbid symptoms in firefighters. Methods : We collected 764 firefighters, who worked at six fire department stations in Gangwon-do. We investigated the impact of event scale-revised (IES-R), the life events checklists (LEC), Connor-Davidson resilience scale (CD-RISC), Beck depression inventory (BDI), state trait anxiety inventory (STAI) and alcohol use disorder identification test (AUDIT). Full PTSD groups, partial PTSD groups and non-PTSD groups, which were classified by IES-R scores, were compared in the LEC, CD-RISC, BDI, STAI and AUDIT, ; multiple linear regression analyses were done for independent predictors of variables. Results : Of the 764 firefighters, there were significant differences in LEC (p<0.001), CD-RISC (p<0.001), BDI (p<0.001), and AUDIT (p=0.001) among the full PTSD groups, partial PTSD groups and non-PTSD groups. However, STAI did not show significant difference among three groups. In multiple regression analysis, CD-RISC (${\beta}=-0.168$, p<0.001), LEC (${\beta}=0.211$, p<0.001) and AUDIT (${\beta}=0.115$, p=0.001) were significant predictors for IES-R. Conclusion : The results of the present study suggested that resilience might be a protective factor in PTSD and comorbid symptoms of PTSD.

Low Power High Frequency Design for Data Transfer for RISC and CISC Architecture (RISC와 CISC 구조를 위한 저전력 고속 데이어 전송)

  • Agarwal Ankur;Pandya A. S.;Lho Young-Uhg
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.10 no.2
    • /
    • pp.321-327
    • /
    • 2006
  • This paper presents low power and high frequency design of instructions using ad-hoc techniques at transistor level for full custom and semi-custom ASIC(Application Specific Integrated Circuit) designs. The proposed design has been verified at high level using Verilog-HDL and simulated using ModelSim for the logical correctness. It is then observed at the layout level using LASI using $0.25{\mu}m$ technology and analyzed for timing characteristic under Win-spice simulation environment. The result shows the significant reduction up to $35\%$ in the power consumption by any general purpose processor like RISC or CISC. A significant reduction in the propagation delay is also observed. increasing the frequency for the fetch and execute cycle for the CPU, thus increasing the overall frequency of operation.

A Design of Multimedia Application SoC based with Processor using BTB (BTB를 이용한 프로세서 기반 멀티미디어 응용 SoC 설계)

  • Jung, Younjin;Lee, Byungyup;Ryoo, Kwangki
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2009.10a
    • /
    • pp.397-400
    • /
    • 2009
  • This paper describes ASIC design of Multimedia application SoC platform based RISC processor with BTB(Branch Target Buffer). For performance enhancement of platform, we use a simple branch prediction scheme, BTB structure, that stores a target address for branch instruction to remove pipeline harzard. Also, the platform includes a number of peripheral such as VGA controller, AC97 controller, UART controller, SRAM interface and Debug interface. The platform is designed and verified on a Xilinx VERTEX-4 FPGA using a number of test programs for functional tests and timing constraints. Finally, the platform is implemented into a single ASIC chip which can be operated at 100MHz clock frequency using the Chartered 0.18um process. As a result of performance estimation, the proposed platform shows about 5~9% performance improvement in comparison with the previous SoC Platform.

  • PDF

Implicit Representations of Relationship with the Powerful and the Powerless Other in Korean College Students (대학생의 강자-약자와의 관계에 대한 암묵적 표상)

  • Hyeja Cho;Hee Jeong Bang;Sook Ja Cho;Hyun Jeong Kim
    • Korean Journal of Culture and Social Issue
    • /
    • v.12 no.2
    • /
    • pp.21-43
    • /
    • 2006
  • This study was conducted to explore college students' implicit identification with others powerful or powerless, and implicit association of self-enhancement & authenticity with their relationships with others powerful or powerless. The study was based on measuring 3 sorts of IAT: an explicit identification test, RWA, & RISC. The results were summed up as follows: Students identified their selves with others more powerful than others powerless; expressed self-enhancement when they were with powerful others; and associated 'true' with relationship with others powerful. Men with high RWA & women with low RWA identified their selves more with others powerful; low RWA & high RISC groups' associated relationship with others powerful to 'true' and others powerless to 'false' more rapidly. These results were discussed in terms of structure of authoritarianism, SEM, relationship with others powerful and powerless.

A Performance Study of Embedded Multicore Processor Architectures (임베디드 멀티코어 프로세서의 성능 연구)

  • Lee, Jongbok
    • The Journal of the Institute of Internet, Broadcasting and Communication
    • /
    • v.13 no.1
    • /
    • pp.163-169
    • /
    • 2013
  • Recently, the importance of embedded system is growing rapidly. In-order to satisfy the real-time constraints of the system, high performance embedded processor is required. Therefore, as in general purpose computer systems, embedded processor should be designed as multicore architecture as well. Using MiBench benchmarks as input, the trace-driven simulation has been performed and analyzed for the 2-core to 16-core embedded processor architectures with different types of cores from simple RISC to in-order and out-of-order superscalar processors, extensively. As a result, the achievable performance is as high as 23 times over the single core embedded RISC processor.

A Performance Study of Multi-core Out-of-Order Superscalar Processor Architecture (멀티코어 비순차 수퍼스칼라 프로세서의 성능 연구)

  • Lee, Jong-Bok
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.61 no.10
    • /
    • pp.1502-1507
    • /
    • 2012
  • In order to overcome the hardware complexity and power consumption problems, recently the multi-core architecture has been prevalent. For hardware simplicity, usually RISC processor is adopted as the unit core processor. However, if the performance of unit core processor is enhanced, the overall performance of the multi-core processor architecture can be further increased. In this paper, out-of-order superscalar processor is utilized for the multi-core processor architecture. Using SPEC 2000 benchmarks as input, the trace-driven simulation has been performed for the out-of-order superscalar cores between 2 and 16 extensively. As a result, the 16-core out-of-order superscalar processor for the window size of 16 resulted in 17.4 times speed up over the single-core out-of-order superscalar processor, and 50 times speed up over the single core RISC processor. When compared for the same number of cores on the average, the multi-core out-of-order superscalar processor performance achieved 3.2 times speed up over the multi-core RISC processor and 1.6 times speed up over the multi-core in-order superscalar processor.

A Water Environment Monitering System using the RISC Sensor Network Node (RISC 센서 네트워크 노드를 이용한 수질환경 분석 모니터링 시스템)

  • Kim, Seok-Hun;Sung, Kyung
    • Journal of Advanced Navigation Technology
    • /
    • v.12 no.2
    • /
    • pp.109-114
    • /
    • 2008
  • As the Ubiquitous times approach, an interest regarding a Ubiquitous sensor network to be the only during key technology is rising. Currently, The fast development which radio communication technique is creating new services from the industry sector which is various from convenient characteristic and the ease characteristic side. Specially, rise and development of the radio communication technique which is various from environment monitor ring field makes to be improved about sharp curtailment of establishment and logistics relation expense, and collection period of the data which occurs real-time from site, reliability and delivery characteristic. But continuous application and the success about the environment monitor ring field of radio communication technique will be able to trust And It is important to provide time information which is appropriate real-time.

  • PDF

VLSI Design of a Bus Interface Controller for 32-bit RISC microprocessor (32비트 RISC 마이크로프로세서를 위한 버스 인터페이스 제어기의 설계)

  • Heo, Sang-Kyong;An, Sang-Jun;Jeong, Wook-Yeong;Kim, Young-Jun;Lee, Yong-Surk
    • Proceedings of the IEEK Conference
    • /
    • 1999.06a
    • /
    • pp.341-344
    • /
    • 1999
  • 본 논문에서는 DSP 기능을 내장한 32비트 RISC 마이크로프로세서를 위한 버스 제어기를 설계하였다. 연구의 초점은 버스 타이밍, 주소 멀티플렉싱, 리프레쉬, 버스 중재 등을 제어하는 버스제어기를 온칩화 하여 CPU로 하여금 외부 램과 추가적인 장치없이 직접 연결될 수 있도록 한 것이다. 버스 제어기가 관리하는 메모리의 종류는 SRAM, ROM, DRAM, EDO DRAM이며 고속 모드(Fast page mode, EDO page mode 및 RAS-down mode)기능을 지원하며 다양한 Wait를 넣을 수 있다. 주소 영역은 4가지(EMAO-EMA3)이며 내부적으로 7개 의 레지스터가 있고 이들을 이용하여 서로 연결된 세 개의 상태 머신으로 모든 램과의 타이밍을 제어함으로써 공유블록을 활용할 수 있었다. Verilog HDL의 기술하고 Synopsys로 합성한 후 타이밍 검증을 수행한 결과 최악조건에서 53.1㎒로 동작할 수 있었다. 그 후 0.6㎛ single poly triple metal process 공정으로 레이아웃 되었고 면적은 44㎜ × 1.21㎜ 이다.

  • PDF

A Design of an Embedded Microprocessor with Variable Length Instruction Mode (가변길이 명령어 모드를 갖는 Embedded Microprocessor의 설계)

  • 박기현;오민석;이광엽;한진호;김영수;배영환;조한진
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.41 no.4
    • /
    • pp.83-90
    • /
    • 2004
  • In this paper, we proposed a new instruction set(X32Y ISA) with 3 different types of instruction mode. The proposed instruction set organizes 32-bit, 24-bit, 16-bit instruction in order to solves a problem of memory size limitation in an embedded microprocessor. We designed a 32-bit 5 stage pipeline RISC microprocessor based on the X32V ISA. To verify the proposed the X32V ISA and a microprocessor, we estimated a program code size of multimedia application programs using a X32V simulator. In result, we verified that the Light mode and the Ultra Light mode obtains 8%, 27% reduction of a program code size through comparison with the Default mode. The proposed microprocessor was verified all X32V instructions execution at Xilinx FPGA with 33MHz operating frequency,