• Title/Summary/Keyword: Poly-Si TFT's

Search Result 116, Processing Time 0.027 seconds

Electrical characteristics of poly-Si NVM by using the MIC as the active layer

  • Cho, Jae-Hyun;Nguyen, Thanh Nga;Jung, Sung-Wook;Yi, Jun-Sin
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2010.02a
    • /
    • pp.151-151
    • /
    • 2010
  • In this paper, the electrically properties of nonvolatile memory (NVM) using multi-stacks gate insulators of oxide-nitride-oxynitride (ONOn) and active layer of the low temperature polycrystalline silicon (LTPS) were investigated. From hydrogenated amorphous silicon (a-Si:H), the LTPS thin films with high crystalline fraction of 96% and low surface's roughness of 1.28 nm were fabricated by the metal induced crystallization (MIC) with annealing conditions of $650^{\circ}C$ for 5 hours on glass substrates. The LTPS thin film transistor (TFT) or the NVM obtains a field effect mobility of ($\mu_{FE}$) $10\;cm^2/V{\cdot}s$, threshold voltage ($V_{TH}$) of -3.5V. The results demonstrated that the NVM has a memory window of 1.6 V with a programming and erasing (P/E) voltage of -14 V and 14 V in 1 ms. Moreover, retention properties of the memory was determined exceed 80% after 10 years. Therefore, the LTPS fabricated by the MIC became a potential material for NVM application which employed for the system integration of the panel display.

  • PDF

Analysis of An Anomalous Hump Phenomenon in Low-temperature Poly-Si Thin Film Transistors (저온 다결정 실리콘 박막 트랜지스터의 비정상적인 Hump 현상 분석)

  • Kim, Yu-Mi;Jeong, Kwang-Seok;Yun, Ho-Jin;Yang, Seung-Dong;Lee, Sang-Youl;Lee, Hi-Deok;Lee, Ga-Won
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.24 no.11
    • /
    • pp.900-904
    • /
    • 2011
  • In this paper, we investigated an anomalous hump phenomenon under the positive bias stress in p-type LTPS TFTs. The devices with inferior electrical performance also show larger hump phenomenon. which can be explained by the sub-channel induced from trapped electrons under thinner gate oxide region. We can confirm that the devices with larger hump have larger interface trap density ($D_{it}$) and grain boundary trap density ($N_{trap}$) extracted by low-high frequency capacitance method and Levinson-Proano method, respectively. From the C-V with I-V transfer characteristics, the trapped electrons causing hump seem to be generated particularly from the S/D and gate overlapped region. Based on these analysis, the major cause of an anomalous hump phenomenon under the positive bias stress in p-type poly-Si TFTs is explained by the GIDL occurring in the S/D and gate overlapped region and the traps existing in the channel edge region where the gate oxide becomes thinner, which can be inferred by the fact that the magnitude of the hump is dependent on the average trap densities.

GeTe Thin Film의 상 변화가 저항과 Carrier Concentration에 미치는 영향

  • Lee, Gang-Jun;Na, Hui-Do;Kim, Jong-Gi;Jeong, Jin-Hwan;Choe, Du-Jin;Son, Hyeon-Cheol
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.08a
    • /
    • pp.292-292
    • /
    • 2011
  • TFT (Thin Film Transistor)에서 공정을 단순화 시키고, 가격을 하락시키기 위해서는 Poly-Si을 대체할 물질이 필요하다. 이 연구에서는 Chalcogenide Material의 하나인 GeTe 박막을 이용하여 TFT Channel으로 사용 가능한 물질인지 알아보기 위하여 Post-Annealing을 한 뒤, 상 변화에 따른 박막의 저항 변화, Carrier Concentration (cm-3)과 Mobility (cm2V-1s-1)의 변화를 알아보았다. Sputtering을 이용하여 증착한 GeTe 100 nm Thin Film 위에 Sputtering을 이용하여 SiO2 5 nm를 Capping Layer로 증착한 후, Post-Annealing을 200$^{\circ}C$, 300$^{\circ}C$, 400$^{\circ}C$, 500$^{\circ}C$로 온도를 변화 시키며 진행하였고, 이로 인하여 GeTe Thin Film에 외부의 영향을 최소화 하였다. 먼저 GeTe Thin Film의 Sheet Resistance를 측정한 결과는 300$^{\circ}C$ 까지 낮은 Sheet Resistance의 거동을 보이며 반면, 400$^{\circ}C$ 이상이 되면 높은 Sheet Resistance의 거동을 보인다. Hall Measurement를 통해, Carrier Concentration과 Mobility를 알아보았다. Carrier Concentration은 온도가 증가하면 1E+19에서 1E+21 까지 증가하며, Mobility는 감소하는 경향을 보인다. 500$^{\circ}C$ Post-Annealed GeTe Thin Film에서는 Resistivity가 상당히 높아 4 Point Probe (Range : 1 mohm/sq~2 Mohm/sq)로 측정이 불가능하다. XRD로 GeTe Thin Film을 분석한 결과 as-grown, 200$^{\circ}C$, 300$^{\circ}C$에서는 Cubic의 결정 구조를 보이며, Sheet Resistance가 급격히 증가한 400$^{\circ}C$, 500$^{\circ}C$에서는 Rhombohedral의 결정구조를 보인다. GeTe Thin Film은 400$^{\circ}C$ 이상의 Post-Annealing 온도에서 cubic 구조에서 Rhombohedral 구조로 상 변화가 일어난다. 위 결과를 통해, 결정 구조의 변화가 GeTe Thin Film의 저항, Carrier Concentration과 Mobility에 밀접한 영향이 미치는 것을 확인하였다.

  • PDF

PIII&D (Plasma immersion ion implantation & deposition)를 이용한 a-Ge (amorphous-Germanium) Thin Film의 결정성장

  • Jeon, Jun-Hong;Choi, Jin-Young;Park, Won-Woong;Lim, Sang-Ho;Han, Seung-Hee
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.02a
    • /
    • pp.153-153
    • /
    • 2011
  • 유리나 폴리머를 기판으로 하는 TFT(Thin film transistor), solar cell에서는 낮은 공정 온도에서($200{\sim}500^{\circ}C$) amorphous semiconductor thin film을 poly-crystal semiconductor thin film으로 결정화 시키는 기술이 매우 중요하게 대두 되고 있다. Ge은 Si에 비해 높은 carrier mobility와 낮은 녹는점을 가지므로, 비 저항이 낮을 뿐만 아니라 더 낮은 온도에서 결정화 할 수 있다. 하지만 일반적으로 쓰이는 Ge의 결정화 방법은 비교적 높은 열처리 온도를 필요로 하거나, 결정화된 원소에 남아있는 metal이 불순물 역할을 한다는 문제점, 그리고 불균일한 결정크기를 만든다는 단점이 있었다. 그 중에서도 현재 가장 많이 쓰이고 있는 MIC, MILC는 metal과 a-Ge이 접촉되는 interface나, grain boundary diffusion에 의해 핵 생성이 일어나고, 결정이 성장하는 메커니즘을 가지고 있으므로 단순 증착과 열처리 만으로는 앞서 말한 단점을 극복하는데 한계를 가지고 있다. 이에 PIII&D 장비를 이용하면, 이온 주입된 원소들이 모재와 반응 할 수 있는 표면적이 커짐으로 핵 생성을 조절 할 수 있을 뿐만 아니라, 이온 주입 시 발생하는 self annealing effect로 결정 크기까지도 조절할 수 있다. 또한 이러한 모든 process가 한 진공 장비 내에서 이루어지므로 장비의 단순화와, 공정간 단계별로 발생하는 불순물과 표면산화를 막을 수 있으므로 절연체 위에 저항이 낮고, hall mobility가 높은 poly-crystalline Ge thin film을 만들 수 있다. 본 연구에서는, 주로 핵 생성과정에서 seed를 만드는 이온주입 조건과, 결정 성장이 일어나는 증착 조건에 따라서 Ge의 결정방향과 크기가 많은 차이를 보이는데, 이는 HR-XRD(High resolution X-ray Diffractometer)와 Raman spectroscopy를 이용하여 측정 하였으며, SEM과 AFM으로 결정의 크기와 표면 거칠기를 측정하였다. 또한 Hall effect measurement를 통해 poly-crystalline thin film 의 저항과 hall mobility를 측정하였다.

  • PDF

Effects of Simultaneous Bending and Heating on Characteristics of Flexible Organic Thin Film Transistors

  • Cho, S.W.;Kim, D.I.;Lee, N.E.
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2013.02a
    • /
    • pp.470-470
    • /
    • 2013
  • Recently, active materials such as amorphous silicon (a-Si), poly crystalline silicon (poly-Si), transition metal oxide semiconductors (TMO), and organic semiconductors have been demonstrated for flexible electronics. In order to apply flexible devices on the polymer substrates, all layers should require the characteristic of flexibility as well as the low temperature process. Especially, pentacene thin film transistors (TFTs) have been investigated for probable use in low-cost, large-area, flexible electronic applications such as radio frequency identification (RFID) tags, smart cards, display backplane driver circuits, and sensors. Since pentacene TFTs were studied, their electrical characteristics with varying single variable such as strain, humidity, and temperature have been reported by various groups, which must preferentially be performed in the flexible electronics. For example, the channel mobility of pentacene organic TFTs mainly led to change in device performance under mechanical deformation. While some electrical characteristics like carrier mobility and concentration of organic TFTs were significantly changed at the different temperature. However, there is no study concerning multivariable. Devices actually worked in many different kinds of the environment such as thermal, light, mechanical bending, humidity and various gases. For commercialization, not fewer than two variables of mechanism analysis have to be investigated. Analyzing the phenomenon of shifted characteristics under the change of multivariable may be able to be the importance with developing improved dielectric and encapsulation layer materials. In this study, we have fabricated flexible pentacene TFTs on polymer substrates and observed electrical characteristics of pentacene TFTs exposed to tensile and compressive strains at the different values of temperature like room temperature (RT), 40, 50, $60^{\circ}C$. Effects of bending and heating on the device performance of pentacene TFT will be discussed in detail.

  • PDF

5.0 inch WVGA Top Emission AMOLED Display for PDA

  • Lee, Kwan-Hee;Ryu, Seoung-Yoon;Park, Sang-Il;Ryu, Do-Hyung;Kim, Hun;Song, Seung-Yong;Chung, Bo-Yong;Park, Yong-Sung;Kang, Tae-Wook;Kim, Sang-Chul;Cho, Yu-Sung;Park, Jin-Woo;Kwon, Jang-Hyuk;Chung, Ho-Kyoon
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2003.07a
    • /
    • pp.7-10
    • /
    • 2003
  • Samsung SDI has developed a full color 5.0" WVGA AMOLED display with top emission and a super fine pitch of 0.1365mm(l86ppi), the world's highest resolution OLED display ever reported to date. Scan driver circuits and demux circuit were integrated into the display panel, using low temperature poly-Si TFT CMOS technology, and data driver circuit were mounted using COG chips. Peak luminescence was greater than 300cd/ $m^2$ with power consumption of 500mW with 30% of the pixels on illuminated.

  • PDF