• Title/Summary/Keyword: Oxide thin film transistors

Search Result 313, Processing Time 0.04 seconds

Transparent Oxide Thin Film Transistors with Transparent ZTO Channel and ZTO/Ag/ZTO Source/Drain Electrodes

  • Choi, Yoon-Young;Choi, Kwang-Hyuk;Kim, Han-Ki
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.08a
    • /
    • pp.127-127
    • /
    • 2011
  • We investigate the transparent TFTs using a transparent ZnSnO3 (ZTO)/Ag/ZTO multilayer electrode as S/D electrodes with low resistivity of $3.24{\times}10^{-5}$ ohm-cm, and high transparency of 86.29% in ZTO based TFTs. The Transparent TFTs (TTFTs) are prepared on glass substrate coated 100 nm of ITO thin film. On atomic layer deposited $Al_2\;O_3$, 50 nm ZTO layer is deposited by RF magnetron sputtering through a shadow mask for channel layer using ZTO target with 1 : 1 molar ratio of ZnO : $SnO_2$. The power of 100W, the working pressure of 2mTorr, and the gas flow of Ar 20 sccm during the ZTO deposition. After channel layer deposition, a ZTO (35 nm)/Ag (12 nm)/ZTO(35 nm) multilayer is deposited by DC/RF magnetron sputtering to form transparent S/D electrodes which are patterned through the shadow mask. Devices are annealed in air at 300$^{\circ}C$ for 30 min following ZTO deposition. Using UV/Visible spectrometer, the optical transmittances of the TTFT using ZTO/Ag/ ZTO multilayer electrodes are compared with TFT using Mo electrode. The structural properties of ZTO based TTFT with ZTO/Ag/ZTO multilayer electrodes are analyzed by high resolution transmission electron microscopy (HREM) and X-ray photoelectron spectroscopy (XPS). The transfer and output characterization of ZTO TTFTs are examined by a customized probe station with HP4145B system in are.

  • PDF

Influence of gate insulator treatment on Zinc Oxide thin film transistors.

  • Kim, Gyeong-Taek;Park, Jong-Wan;Mun, Yeon-Geon;Kim, Ung-Seon;Sin, Sae-Yeong
    • Proceedings of the Materials Research Society of Korea Conference
    • /
    • 2010.05a
    • /
    • pp.54.2-54.2
    • /
    • 2010
  • 최근까지는 주로 비정질 실리콘이 디스플레이의 채널층으로 상용화 되어왔다. 비정질 실리콘 기반의 박막 트랜지스터는 제작의 경제성 및 균일성을 가지고 있어서 널리 상용화되고 있다. 하지만 비정질 실리콘의 구조적인 문제인 낮은 전자 이동도(< $1\;cm^2/Vs$)로 인하여 디스플레이의 대면적화에 부적합하며, 광학적으로 불투명한 특성을 갖기 때문에 차세대 디스플레이의 응용에 불리한 점이 있다. 이런 문제점의 대안으로 현재 국내외 여러 연구 그룹에서 산화물 기반의 반도체를 박막 트랜지스터의 채널층으로 사용하려는 연구가 진행중이다. 산화물 기반의 반도체는 밴드갭이 넓어서 광학적으로 투명하고, 상온에서 증착이 가능하며, 비정질 실리콘에 비해 월등히 우수한 이동도를 가짐으로 디스플레이의 대면적화에 유리하다. 특히 Zinc Oxide의 경우, band gap이 3.4eV로써, transparent conductors, varistors, surface acoustic waves, gas sensors, piezoelectric transducers 그리고 UV detectors 등의 많은 응용에 쓰이고 있다. 또한, a-Si TFTs에 비해 ZnO-based TFTs의 경우 우수한 소자 성능과 신뢰성을 나타내며, 대면적 제조시 우수한 균일성 및 낮은 생산비용이 장점이다. 그러나 ZnO-baesd TFTs의 경우 일정한 bias 아래에서 threshold voltage가 이동하는 문제점이 displays의 소자로 적용하는데 매우 중요하고 문제점으로 여겨진다. 특히 gate insulator와 channel layer사이의 interface에서의 defect에 의한 charge trapping이 이러한 문제점들을 야기한다고 보고되어진다. 본 연구에서는 Zinc Oxide 기반의 박막 트랜지스터를 DC magnetron sputtering을 이용하여 상온에서 제작을 하였다. 또한, $Si_3N_4$ 기판 위에 electron cyclotron resonance (ECR) $O_2$ plasma 처리와 plasma-enhanced chemical vapor deposition (PECVD)를 통하여 $SiO_2$ 를 10nm 증착을 하여 interface의 개선을 시도하였다. 그리고 TFTs 소자의 출력 특성 및 전이 특성을 평가를 하였고, 소자의 field effect mobility의 값이 향상을 하였다. 또한 Temperature, Bias Temperature stability의 조건에서 안정성을 평가를 하였다. 이러한 interface treatment는 안정성의 향상을 시킴으로써 대면적 디스플레의 적용에 비정질 실리콘을 대체할 유력한 물질이라고 생각된다.

  • PDF

TFT 소자에 응용하기 위한 ALD에 의해 성장된 ZnO channeal layer의 두께에 대한 영향

  • An, Cheol-Hyeon;U, Chang-Ho;Hwang, Su-Yeon;Lee, Jeong-Yong;Jo, Hyeong-Gyun
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2009.11a
    • /
    • pp.41-41
    • /
    • 2009
  • We utilized atomic layer deposition (ALD) for the growth of the ZnO channel layers in the oxide thin-film-transistors (TFTs) with a bottom-gate structure using a $SiO_2/p-Si$ substrate. For fundamental study, the effect of the channel thickness and thermal treatment on the TFT performance was investigated. The growth modes for the ALD grown ZnO layer changed from island growth to layer-by-layer growth at thicknesses of > 7.5 nm with highly resistive properties. A channel thickness of 17 nm resulted in the good TFT behavior with an onloff current ratio of > $10^6$ and a field effect mobility of 2.9 without the need for thermal annealing. However, further increases in the channel thickness resulted in a deterioration of the TFT performance or no saturation. The ALD grown ZnO layers showed reduced electrical resistivity and carrier density after thermal treatment in oxygen.

  • PDF

Current Increase Effect and Prevention for Electron Trapping at Positive Bias Stress System by Dropping the Nematic Liquid Crystal on the Channel Layer of the a-InGaZnO TFT's

  • Lee, Seung-Hyun;Heo, Young-Woo;Kim, Jeong-Joo;Lee, Joon-Hyung
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2015.08a
    • /
    • pp.163-163
    • /
    • 2015
  • The effect of nematic liquid crystal(5CB-4-Cyano-4'-pentylbiphenyl) on the amorphous indium gallium zinc oxide thin film transistors(a-IGZO TFTs) was investigated. Through dropping the 5CB on the a-IGZO TFT's channel layer which is deposited by RF-magnetron sputtering, properties of a-IGZO TFTs was dramatically improved. When drain bias was induced, 5CB molecules were oriented by Freedericksz transition generating positive charges to one side of dipoles. From increment of the capacitance by orientation of liquid crystals, the drain current was increased, and we analyzed these phenomena mathematically by using MOSFET model. Transfer characteristic showed improvement such as decreasing of subthreshold slope(SS) value 0.4 to 0.2 and 0.45 to 0.25 at linear region and saturation region, respectively. Furthermore, in positive bias system(PBS), prevention effect for electron trapping by 5CB liquid crystal dipoles was observed, which showing decrease of threshold voltage shift [(${\delta}V$]_TH) when induced +20V for 1~1000sec at the gate electrode.

  • PDF

Photofield-Effect in Amorphous InGaZnO TFTs

  • Fung, Tze-Ching;Chuang, Chiao-Shun;Mullins, Barry G.;Nomura, Kenji;Kamiya, Toshio;Shieh, Han-Ping David;Hosono, Hideo;Kanicki, Jerzy
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2008.10a
    • /
    • pp.1208-1211
    • /
    • 2008
  • We study the amorphous In-Ga-Zn-O thin-film transistors (TFTs) properties under monochromatic illumination ($\lambda=420nm$) with different intensity. TFT off-state drain current ($I_{DS_off}$) was found to increase with the light intensity while field effect mobility ($\mu_{eff}$) is almost unchanged; only small change was observed for sub-threshold swing (S). Due to photo-generated charge trapping, a negative threshold voltage ($V_{th}$) shift is also observed. The photofield-effect analysis suggests a highly efficient UV photocurrent conversion in a-IGZO TFT. Finally, a-IGZO mid-gap density-of-states (DOS) was extracted and is more than an order lower than reported value for a-Si:H, which can explain a good switching properties of the a-IGZO TFTs.

  • PDF

Improvement in Bias Stability of Amorphous IGZO Thin Film Transistors by High Pressure H2O2 Annealing

  • Song, Ji-Hun;Kim, Hyo-Jin;Han, Yeong-Hun;Baek, Jong-Han;Jeong, Jae-Gyeong
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2014.02a
    • /
    • pp.231.2-231.2
    • /
    • 2014
  • 훌륭한 전기적 특성을 갖는 ZnO 기반의 산화물 반도체 박막트랜지스터(TFT)는 AMOLEDs에 적용될 수 있다. 하지만 이러한 장점에도 불구하고 산화물 반도체 TFT소자에 전압이 인가되었을 때 문턱 전압이 이동하게 되는 안정성 문제를 갖는다. 따라서 이를 해결하기 위한 연구가 널리 진행 되고 있다. 본 연구소에서는 고압 분위기 열처리를 통해 안정성의 원인으로 작용할 수 있는 산소공공(Oxygen vacancy)을 감소시키는 연구를 진행하였다. 산화물 반도체 TFT소자의 안정성을 향상시키는 대표적인 분위기 열처리로는 산소 고압 열처리(HPA)가 있으며, 또한 H2O 기체를 사용한 열처리를 통해 TFT소자의 안정성을 높일 수 있다는 연구 결과가 보고된 바 있다. 본 연구에서는 IGZO TFT소자에 H2O보다 더 큰 반응성을 갖는 산화제인 H2O2 기체를 사용한 HPA를 통해 positive bias stress(PBS) 및 negative bias illumination stress(NBIS) 조건에서 안정성이 향상됨을 확인하였고 이를 H2O 기체를 사용한 경우와 비교하였다. 그 결과 H2O2 기체를 산화제로 사용할 때 기존 H2O 기체에 비해 효과적인 PBS 및 NBIS 신뢰성 개선을 확인하였다.

  • PDF

Solution-based Multistacked Active Layer IGZO TFTs

  • Kim, Hyunki;Choi, Byoungdeog
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2014.02a
    • /
    • pp.351.1-351.1
    • /
    • 2014
  • In this study, we prepared the solution-based In-Ga-Zn oxide thin film transistors (IGZO TFTs) of multistacked active layer and characterized the gate bias instability by measuring the change in threshold voltage caused by stacking. The solutions for IGZO active layer were prepared by In:Zn=1:1 mole ratio and the ratio of Ga was changed from 20% to 30%. The TFTs with multistacked active layer was fabricated by stacking single, double and triple layers from the prepared solutions. As the number of active layer increases, the saturation mobility shows the value of 1.2, 0.8 and 0.6 (). The electrical properties have the tendency such as decreasing. However when gate bias VG=10 V is forced to gate electrode for 3000 s, the threshold voltage shift was decreased from 4.74 V to 1.27 V. Because the interface is formed between the each layers and this affected the current path to reduce the electrical performances. But the uniformity of active layer was improved by stacking active layer with filling the hole formed during pre-baking so the stability of device was improved. These results suggest that the deposition of multistacked active layer improve the stability of the device.

  • PDF

Organic Thin-Film Transistors Fabricated on Flexible Substrate by Using Nanotransfer Molding

  • Hwang, Jae-Kwon;Dang, Jeong-Mi;Sung, Myung-Mo
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2010.08a
    • /
    • pp.287-287
    • /
    • 2010
  • We report a new direct patterning method, called liquid bridge-mediated nanotransfer molding (LB-nTM), for the formation of two- or three-dimensional structures with feature sizes between tens of nanometers and tens of micron over large areas. LB-nTM is based on the direct transfer of various materials from a mold to a substrate via a liquid bridge between them. This procedure can be adopted for automated direct printing machines that generate patterns of functional materials with a wide range of feature sizes on diverse substrates. Arrays of TIPS-PEN TFTs were fabricated on 4" polyethersulfone (PES) substrates by LB-nTM using PDMS molds. An inverted staggered structure was employed in the TFT device fabrication. A 150 nm-thick indium-tin oxide (ITO) gate electrode and a 200 nm-thick SiO2dielectric layer were formed on a PES substrate by sputter deposition. An array of TIPS-PEN patterns (thickness: 60 nm) as active channel layers was fabricated on the substrate by LB-nTM. The nominal channel length of the TIPS-PEN TFT was 10 mm, while the channel width was 135 mm. Finally, the source and drain electrodes of 200 nm-thick Ag were defined on the substrate by LB-nTM. The TIPS-PEN TFTs can endure strenuous bending and are also transparent in the visible range, and therefore potentially useful for flexible and invisible electronics.

  • PDF

Thermal Annealing Effects of Amorphous Ga-In-Zn-O Metal Point Contact Field Effect Transistor for Display Application

  • Lee, Se-Won;Jeong, Hong-Bae;Lee, Yeong-Hui;Jo, Won-Ju
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.08a
    • /
    • pp.252-252
    • /
    • 2011
  • 최근 주목받고 있는 amorphous gallium-indium-zinc-oxide (a-GIZO) thin film transistors (TFTs)는 수소가 첨가된 비정질 실리콘 TFT에 비해 높은 이동도와 뛰어난 전기적, 광학적 특성에 의해 큰 주목을 받고 있다. 또한 넓은 밴드갭을 가지므로 가시광 영역에서 투명한 특성을 보이고, 플라스틱 기판 위에서 구부러지는 성질에 의해 플랫 패널 디스플레이나 능동 유기 발광소자 (AM-OLED), 투명 디스플레이에 응용되고 있다. 뿐만 아니라, 일반적인 Poly-Si TFT는 자체적으로 가지는 결정성에 의해 대면적화 시 균일성이 좋지 못하지만 GIZO는 비정질상 이기 때문에 백플레인의 대면적화에 유리하다는 장점이 있다. 이러한 TFT를 제작하기 전, 전기적 특성에 대한 정보를 얻거나 예측하는 것이 중요한데, 이에 따라 고안된 구조가 바로 metal point contact FET (pseudo FET)이다. pseudo FET은 소스/드레인 전극을 따로 증착할 필요 없이 채널을 증착한 후, 프로브 탐침을 채널의 표면에 적당한 압력으로 접촉시켜 전하를 공급하는 소스와 드레인처럼 동작시킬 수 있다. 따라서 소스/드레인을 증착하거나 lithography와 같은 추가적인 공정을 요구하지 않아 소자의 특성을 보다 간단하고 수월하게 분석할 수 있다는 장점이 있다. 본 연구에서는 p-type 기판위에 100nm의 oxidation SiO2를 게이트 절연막으로 사용하는 a-GIZO pseudo FET를 제작하였다. 소자 제작 후, 열처리 온도에 따른 전기적 특성을 분석하였고, 열처리 조건은 30분간 N2 분위기에서 실시하였다. 열처리 후 전기적 특성 분성 결과, 450oC에서 가장 낮은 subthreshold swing 값과 게이트 전압의 더블 스윕 후 문턱 전압의 변화가 거의 없음을 확인하였다.

  • PDF

Investigation of Low-Temperature Processed Amorphous ZnO TFTs Using a Sol-Gel Method

  • Chae, Seong Won;Yun, Ho Jin;Yang, Seung Dong;Jeong, Jun Kyo;Park, Jung Hyun;Kim, Yu Jeong;Kim, Hyo Jin;Lee, Ga-Won
    • Transactions on Electrical and Electronic Materials
    • /
    • v.18 no.3
    • /
    • pp.155-158
    • /
    • 2017
  • In this paper, ZnO Thin Film Transistors (TFTs) were fabricated by a sol-gel method using a low-temperature process, and their physical and electrical characteristics were analyzed. To lower the process temperature to $200^{\circ}C$, we used a zinc nitrate hydrate ($Zn(NO_3)_2{\cdot}xH_2O$) precursor. Thermo Gravimetric Analyzer (TGA) analysis showed that the zinc nitrate hydrate precursor solution had 1.5% residual organics, much less than the 6.5% of zinc acetate dihydrate at $200^{\circ}C$. In the sol-gel method, organic materials in the precursor disrupt formation of a high-quality film, and high-temperature annealing is needed to remove the organic residuals, which implies that, by using zinc nitrate hydrate, ZnO devices can be fabricated at a much lower temperature. Using an X-Ray Diffractometer (XRD) and an X-ray Photoelectron Spectrometer (XPS), $200^{\circ}C$ annealed ZnO film with zinc nitrate hydrate (ZnO (N)) was found to have an amorphous phase and much more oxygen vacancy ($V_o$) than Zn-O bonds. Despite no crystallinity, the ZnO (N) had conductance comparable to that of ZnO with zinc acetate dihydrate (ZnO (A)) annealed at $500^{\circ}C$ as in TFTs. These results show that sol-gel could be made a potent process for low-cost and flexible device applications by optimizing the precursors.