• Title/Summary/Keyword: NPC Multilevel Inverter

Search Result 28, Processing Time 0.02 seconds

DSP-Based Simplified Space-Vector PWM for a Three-Level VSI with Experimental Validation

  • Ramirez, Jose Dario Betanzos;Rivas, Jaime Jose Rodriguez;Peralta-Sanchez, Edgar
    • Journal of Power Electronics
    • /
    • v.12 no.2
    • /
    • pp.285-293
    • /
    • 2012
  • Multilevel inverters have gained attention in high-power applications due to their numerous advantages in comparison with conventional two-level inverters. In this paper a simplified Space-Vector Modulation (SVM) algorithm for a three-level Neutral-Point Clamped (NPC) inverter is implemented on a Freescale$^{(R)}$ DSP56F8037. The algorithm is based on a simplification of the space-vector diagram for a three-level inverter so that it can be used with a two-level inverter. Once the simplification has been achieved, calculation of the dwell times and the switching sequences are carried out in the same way as for the two-level SVM method. Details of the hardware design are included. Experimental results are analyzed to validate the performance of the simplified algorithm.

Cascaded Boost Multilevel Converter for Distributed Generation Systems

  • Kim, Ki-Mok;Moon, Gun-Woo
    • Proceedings of the KIPE Conference
    • /
    • 2017.07a
    • /
    • pp.70-71
    • /
    • 2017
  • This paper presents a new cascaded boost multilevel converter topology for distributed generation (DG) systems. Most of DG systems, such as photovoltaic (PV), wind turbine and fuel cells, normally require the complex structure power converters, which makes the system expensive, complex and hard to control. However, the proposed converter topology can generate a much higher output voltage just by using the standard low-voltage switch devices and low voltage DC-sources in a simplified structure, also enhancing the reliability of the switch devices. Simulation and experimental results with a 1.2kW system are presented to validate the proposed topology and control method.

  • PDF

Capacitor Voltage Boosting and Balancing using a TLBC for Three-Level NPC Inverter Fed RDC-less PMSM Drives

  • Halder, Sukanta;Kotturu, Janardhana;Agarwal, Pramod;Srivastava, Satya Prakash
    • Journal of Power Electronics
    • /
    • v.18 no.2
    • /
    • pp.432-444
    • /
    • 2018
  • This paper presents a capacitor voltage balancing topology using a three-level boost converter (TLBC) for a neutral point clamped (NPC) three-level inverter fed surface permanent magnet synchronous motor drive (SPMSM). It enhanced the performance of the drive in terms of its voltage THD and torque pulsation. The main attracting feature of the proposed control is the boosting of the input voltage and at the same time the balancing of the capacitor voltages. This control also reduces the computational complexity. For the purpose of close loop vector control, a software based cost effective resolver to digital converter RDC-less estimation is implemented to calculate the speed and position. The proposed drive is simulated in the MATLAB/SIMULINK environment and an experimental investigation using dSPACE DS1104 validates the proposed drive system at different operating condition.

Neutral-Point Voltage Balancing Method for Three-Level Inverter Systems with a Time-Offset Estimation Scheme

  • Choi, Ui-Min;Lee, Kyo-Beum
    • Journal of Power Electronics
    • /
    • v.13 no.2
    • /
    • pp.243-249
    • /
    • 2013
  • This paper presents a neutral-point voltage balancing method for three-level inverter systems using a time-offset estimation scheme. The neutral-point voltage is balanced by adding a time-offset to the turn-on time of the switches. If an inaccurate time-offset is added, the neutral-point deviation still remains. An accurate time-offset is obtained through the proposed time-offset estimation scheme. This method is implemented without additional hardware, complex calculations, or analysis. The effectiveness of the proposed method is verified by experiments.

Development of Power Stack for MV Multilevel Inverter (고압 멀티레벨인버터용 파워스택 개발)

  • Hyon, Byongjo;Park, Joon Sung;Kim, Jin-Hong;Choi, Jun-Hyuk
    • Proceedings of the KIPE Conference
    • /
    • 2017.07a
    • /
    • pp.256-257
    • /
    • 2017
  • 최근 산업 및 에너지 관련 분야에서의 전력변환기술 및 제어기술의 중요성이 계속 화두가 되어 왔다. 전통적인 전력변환 토폴로지는 2레벨 시스템이 일반적이었다. 하지만 고압 시스템 분야에서는 2레벨, 3레벨 혹은 그 이상의 멀티레벨 토폴로지가 적용되고 있다. 이런 멀티레벨 토폴로지를 사용함으로써 출력 전류의 고조파 저감등의 이점들을 가질 수 있다. 특히, 양방향 케스케이드 NPC 토폴로지는 케스케이드 하프브리지 토폴로지에 비해 몇가지 이점들을 가지는데 파워 셀 혹은 서브모듈의 개수를 줄일 수 있고 트랜스포머의 사이즈를 줄 일수 있다. 이 논문에서는 이러한 모듈러타입의 고압 케스케이드 NPC 토폴로지 인버터의 파워 스택 개발에 대한 내용을 담고 있다.

  • PDF

Theoretical Analysis and Control of DC Neutral-point Voltage Balance of Three-level Inverters in Active Power Filters

  • He, Yingjie;Liu, Jinjun;Tang, Jian;Wang, Zhaoan;Zou, Yunping
    • Journal of Power Electronics
    • /
    • v.12 no.2
    • /
    • pp.344-356
    • /
    • 2012
  • In recent years, multilevel technology has become an effective and practical solution in the field of moderate and high voltage applications. This paper discusses an APF with a three-level NPC inverter. Obviously, the application of such converter to APFs is hindered by the problem of the voltage unbalance of DC capacitors, which leads to system instability. This paper comprehensively analyzes the theoretical limitations of the neutral-point voltage balancing problem for tracking different harmonic currents utilizing current switching functions from the space vector PWM (SVPWM) point of view. The fluctuation of the neutral point caused by the load currents of certain order harmonic frequency is reported and quantified. Furthermore, this paper presents a close-loop digital control algorithm of the DC voltage for this APF. A PI controller regulates the DC voltage in the outer-loop controller. In the current-loop controller, this paper proposes a simple neutral-point voltage control method. The neutral-point voltage imbalance is restrained by selecting small vectors that will move the neutral-point voltage in the direction opposite the direction of the unbalance. The experiment results illustrate that the performance of the proposed approach is satisfactory.

A Simplified Synchronous Reference Frame for Indirect Current Controlled Three-level Inverter-based Shunt Active Power Filters

  • Hoon, Yap;Radzi, Mohd Amran Mohd;Hassan, Mohd Khair;Mailah, Nashiren Farzilah;Wahab, Noor Izzri Abdul
    • Journal of Power Electronics
    • /
    • v.16 no.5
    • /
    • pp.1964-1980
    • /
    • 2016
  • This paper presents a new simplified harmonics extraction algorithm based on the synchronous reference frame (SRF) for an indirect current controlled (ICC) three-level neutral point diode clamped (NPC) inverter-based shunt active power filter (SAPF). The shunt APF is widely accepted as one of the most effective current harmonics mitigation tools due to its superior adaptability in dynamic state conditions. In its controller, the SRF algorithm which is derived based on the direct-quadrature (DQ) theory has played a significant role as a harmonics extraction algorithm due to its simple implementation features. However, it suffers from significant delays due to its dependency on a numerical filter and unnecessary computation workloads. Moreover, the algorithm is mostly implemented for the direct current controlled (DCC) based SAPF which operates based on a non-sinusoidal reference current. This degrades the mitigation performances since the DCC based operation does not possess exact information on the actual source current which suffers from switching ripples problems. Therefore, three major improvements are introduced which include the development of a mathematical based fundamental component identifier to replace the numerical filter, the removal of redundant features, and the generation of a sinusoidal reference current. The proposed algorithm is developed and evaluated in MATLAB / Simulink. A laboratory prototype utilizing a TMS320F28335 digital signal processor (DSP) is also implemented to validate effectiveness of the proposed algorithm. Both simulation and experimental results are presented. They show significant improvements in terms of total harmonic distortion (THD) and dynamic response when compared to a conventional SRF algorithm.

Comparison of Temperature Loss from The Switching Method of Midium Voltage Multilevel Inverter (고압 멀티레벨 인버터의 스위칭 기법에 따른 온도 손실 비교)

  • Lee, Seul-A;Kang, Jin-Wook;Hong, Seok-Jin;Hyun, Seong-Wook;Won, Chung-Yuen
    • Proceedings of the KIPE Conference
    • /
    • 2016.11a
    • /
    • pp.9-10
    • /
    • 2016
  • 최근 급속한 산업 발달로 인하여 기존의 수 MW급 대용량 인버터가 산업용 팬, 컴프레서, 고속 철도 시스템 등 여러 분야에 사용되면서 이와 관련된 대용량 인버터 연구가 활발히 진행 중이다. 이런 대용량 인버터는 고효율과 직병렬의 구성된 전력용반도체 소자를 동시다발적으로 제어되어야하기 때문에 멀티레벨 인버터의 구조가 가장 적합하다. Cascaded H-bridge 멀티레벨 인버터는 커패시터와 다이오드를 사용하지 않고 스위치만으로 구성하며, 필터를 따로 구성하지 않아도 정현파와 유사하게 전압을 출력할 수 있다. 이로 인해 고주파 감소 및 각 셀을 직렬로 연결하여 입력전압보다 높은 출력전압을 얻을 수 있다. 또한, 스위칭 방법에 따라 동일한 Cascaded H-bridge 멀티레벨인버터 토폴로지에서도 각 THD와 온도에 따른 손실이 달라질 수 있다. Cascaded H-bridge 멀티레벨 인버터에서 이용하는 스위칭 방식은 첫 번째로 유니폴라 방식을 기본으로 한 Phase-shift가 있다. 이는 180도 위상차를 갖는 2개의 레퍼런스 파형과 위상천이가 된 캐리어 파형의 비교로 PWM (Pulse Width Modulation) 을 수행한다. 두 번째 방식으로는 Level-shift가 있다. 이는 캐리어 파형을 IPD (In-Phase Disposition) 방식으로 수직적으로 대역폭이 연속적이게 나열하여 레퍼런스 파형과 비교하는 PWM방식이다. 본 논문에서는 Phase-shift와 Level-shift 방식에 따른 Cascaded H-bridge 인버터와 NPC (Neutral Point Clamped) 인버터를 결합한 토폴로지에서의 온도에 따른 손실을 분석하고, 시뮬레이션을 통하여 비교 분석하였다.

  • PDF