• Title/Summary/Keyword: High speed switching

Search Result 662, Processing Time 0.036 seconds

A PWM Method for Reduction of Switching Loss in High Speed Motor (초고속 전동기에서의 스위칭 손실 절감을 위한 PWM 방식)

  • Kim, Yoon-Ho;Lee, Byung-Soon;Oh, Jong-Han;Seoung, Se-Jin
    • Proceedings of the KIEE Conference
    • /
    • 1996.07a
    • /
    • pp.616-618
    • /
    • 1996
  • This paper presents an unipolar PWM which commutated switching device only in a half period. This method reduced switching loss significantly because of decreasing switching number in n period. In high speed motor drive needed high frequency above 300 Hz fundamental frequency, this method is suited very well. This paper described the principle of unipolar PWM method, analyzed harmonic spectrum and compared with bipolar PWM, Modified PWM and Overmodulation method in switching loss.

  • PDF

A Study of the Digital Phase-shift Resonant Converter to Reduce the conduction Loss and Stress of the Switching Device (스위칭 소자의 전도손실과 스트레스를 저감하기 위한 디지털 위상천이 공진형 컨버터에 관한 연구)

  • Shin, Dong-Ryul;Hwang, Young-Min;Kim, Dong-wan;Woo, Jung-In
    • The Transactions of the Korean Institute of Electrical Engineers P
    • /
    • v.51 no.1
    • /
    • pp.10-17
    • /
    • 2002
  • Due to the development of information communication field, the interest of the SMPS(Switched Mode Power Supply) is increased. The size and weight of SMPS are decided by inductor, capacitor and transformer. Thus, the low loss converter which is operated in high speed switching is required. The resonant FB DC-DC converter is able to operate in high speed switching and apply to high power field because the switching loss is low. In this thesis, it is proposed to control strategy for constant output power of resonant FB DC-DC converter in variable input voltage. The proposed control system is a digital I-PD type control and apply to phase-shift resonant type controller. The output voltage tracks reference without steady state error in variable input voltage. The validity of proposed control strategy is verified from results of simulation and experiment.

Switching Transient Shaping by Application of a Magnetically Coupled PCB Damping Layer

  • Hartmann, Michael;Musing, Andreas;Kolar, Johann W.
    • Journal of Power Electronics
    • /
    • v.9 no.2
    • /
    • pp.308-319
    • /
    • 2009
  • An increasing number of power electronic applications require high power density. Therefore, the switching frequency and switching speed have to be raised considerably. However, the very fast switching transients induce a strong voltage and current ringing. In this work, a novel damping concept is introduced where the parasitic wiring inductances are advantageously magnetically coupled with a damping layer for attenuating these unwanted oscillations. The proposed damping layer can be implemented using standard materials and printed circuit board manufacturing processes. The system behavior is analyzed in detail and design guidelines for a damping layer with optimized RC termination network are given. The effectiveness of the introduced layer is determined by layout parasitics which are calculated by application of the Partial Element Equivalent Circuit (PEEC) simulation method. Finally, simulations and measurements on a laboratory prototype demonstrate the good performance of the proposed damping approach.

Noise Harmonic Reduction of IPMSM Based Next Generation High Speed Railway System using RCF-PWM (RCF-PWM을 이용한 IPMSM 기반 차세대 고속철도 구동 인버터 시스템의 소음원 고조파 저감)

  • Kim, Sung-Je;Jin, Kang-Hwan;Lee, Sang-Hyun;Kim, Yoon-Ho
    • Journal of the Korean Society for Railway
    • /
    • v.15 no.3
    • /
    • pp.244-250
    • /
    • 2012
  • In this paper, The next Generation High Speed Railway Inverter system using RCF-PWM(Random Carrier Frequency Pulse Width Modulation) was developed to reduce electromagnetic noise. RCF-PWM method is randomized the switching frequency in the range between Semiconductor switching devices' maximum switching frequency and minimum switching frequency, Simulation program has been built using MATLAB/Simulink to verify the validity of study. Finally, the simulation results of Next Generation High Speed Railway inverter system using the RCF method was compared with the conventional SVPWM method.

The study on the distribute type liner encoder (분배용 선형 엔코더의 개발)

  • Park, Hyun-Ju;Park, Sung-Jun;Kim, Jong-Dal;Shon, Mu-Heon;Kim, Gyu-Seob;Lee, Yil-Chun
    • Proceedings of the KIEE Conference
    • /
    • 2001.07e
    • /
    • pp.127-133
    • /
    • 2001
  • In SRM drive, the ON OFF angles of each phase switch should be accurately controlled in order to control the torque and speed stably. The accuracy of the switching angles is dependent upon the resolution of the encoder and the sampling period of the microprocessor, that are used to provide the information of the rotor position and to control the SRM power circuit, respectively. However, as the speed increases, the amount of the switching angle deviation from the preset values is also increased. Therefore, the low cost encoder suitable for the practical and stable SRM drive is proposed and the control algorithm to provide the switching signals using the simple digital logic circuit is also presented in this paper. As a result, a stable high speed SRM drive can be achieved by the high resolution switching angle control and it is verified from the experiments that the proposed encoder and logic controller can be a powerful candidate for the practical low cost SRM drive.

  • PDF

A Study on the Design of Modified Banyan Switch for High Speed Communication network (고속 통신망을 위한 개선된 반얀 스위치 설계에 관한 연구)

  • 조삼호;권승탁;김용석
    • Proceedings of the IEEK Conference
    • /
    • 1999.06a
    • /
    • pp.122-125
    • /
    • 1999
  • In this paper, we propose a new architecture of the Banyan switch for a high speed networking and the high speed parallel computer. The proposed switching network with a remodeled architecture is a newly modified Banyan network with eight input and output pots, respectively. We have analysed the maximum throughput of the revised switch. Our analyses has shown that under the uniform random traffic load, the FIFO discipline is limited to 70%. Therefore the result of the analyses shows that the results of the networking simulation with the new switch are feasible and if we adopt such as new architecture of the revised model of the Banyan switch, the hardware complexity can be reduced. The FIFO discipline has increased about 11% when we compare the switching system with the input buffer system. We have designed and verified the new switching system in VHDL.

  • PDF

Current Control Scheme of High Speed SRM Using Low Resolution Encoder

  • Khoi, Huynh Khac Minh;Ahn, Jin-Woo;Lee, Dong-Hee
    • Journal of Power Electronics
    • /
    • v.11 no.4
    • /
    • pp.520-526
    • /
    • 2011
  • This paper presents a balanced soft-chopping circuit and a modified PI controller for a high speed 4/2 Switched Reluctance Motor (SRM) with a 16 pulse per revolution encoder. The proposed balanced soft-chopping circuit can supply double the switching frequency in the fixed switching frequency of power devices to reduce current ripple. The modified PI controller uses maximum voltage, back-emf voltage and PI control modes to overcome the over-shoot current due to the time delay effect of current sensing. The maximum voltage mode can supply a fast excitation current with consideration of the hardware time delay. Then the back-emf voltage mode can suppress the current over-shoot with consideration of the feedback signal delay. Finally, the PI control mode can adjust the phase current to a desired value with a fast switching frequency due to the proposed balanced soft-chopping technology.

Design of Modified Banyan Switch for High Speed Communication Network

  • Kwon, Seung-Tag;Sam-Ho cho
    • Proceedings of the IEEK Conference
    • /
    • 2000.07a
    • /
    • pp.537-540
    • /
    • 2000
  • In this paper, we propose and design new architecture of the modified Banyan switch for a high speed networking and the high speed parallel computer. The proposed switching network with a remodeled architecture is a newly modified Banyan network with eight input and output ports. The switch scheme is that two packets may arrive on different inputs destined for the same output. We have analyzed the maximum throughput of the revised switch. The result of the analyses shows good agreement simulation and if we adopt such architecture of the revised model of the Banyan switch, the hardware complexity can be reduced. The FIFO discipline has increased about lloio when we compare the switching system with the input buffer system. We have designed and verified the switching system in VHDL.

  • PDF

A Study on Battery Chargers for the next generation high speed train using the Phase-shift Full-bridge DC/DC Converter (위상전이 풀-브리지 DC/DC 컨버터를 이용한 차세대 고속 전철용 Battery Charger에 관한 연구)

  • Cho, Han-Jin;Kim, Keun-Young;Lee, Sang-Seok;Kim, Tae-Hwan;Won, Chung-Yuen
    • Proceedings of the Korean Institute of IIIuminating and Electrical Installation Engineers Conference
    • /
    • 2009.05a
    • /
    • pp.384-387
    • /
    • 2009
  • There is an increasing demand for efficient high power/weight auxiliary power supplies for use on high speed traction application. Many new conversion techniques have been proposed to reduce the voltage and current stress of switching components, and the switching losses in the traditional pulse width modulation (PWM) converter. Especially, the phase shift full bridge zero voltage switching PWM techniques are thought must desirable for many applications because this topology permits all switching devices to operate under zero voltage switching(ZVS) by using circuit parasitic components such as leakage inductance of high frequency transformer and power device junction capacitance. The proposed topology is found to have higher efficiency than conventional soft-switching converter. Also it is easily applicable to phase shift full bridge converter by applying an energy recovery snubber consisted of fast recovery diodes and capacitors.

  • PDF

A High-speed 8-Bit Current-Mode BICMOS A/D Converter (BICMOS를 이용한 전류형 고속 8비트 A/D변환기)

  • Han, Tae-Hi;Cho, Sang-Woo;Lee, Heui-Deok;Han, Chul-Hi
    • Proceedings of the KIEE Conference
    • /
    • 1991.07a
    • /
    • pp.857-860
    • /
    • 1991
  • This paper describes a High-Speed 8-bit Current-Mode BiCMOS A/D Converter. The characteristics of this A/D Converter are as fellows. First, as ADC is operating in current-mode we can obtain the properties of increase of converting speed, low noise, and wideband. Second, the properties of high switching speed in bipolar transistor and of high packing density, low power consumption in MOS trnsistor are combined. Finally we reduce chip area by designing it with subranging mode and improve the converting speed by performing subtraction directly, which doesn't need D/A convertings, using current switching element. This converter is composed of two 4-bit ADC, current soure array which provides signal and reference current, current comparator and encoding network.

  • PDF