• Title/Summary/Keyword: Frequence Clock

Search Result 6, Processing Time 0.017 seconds

The Study on the Design of Static Flip-Flop Circuits for the Driving of Matrix Type Electrodes (매트릭스형 전극 구동용 스태틱 플립플롭 회로의 설계기법에관한 연구)

  • 최선정;정기현;김종득
    • Journal of the Korean Institute of Telematics and Electronics A
    • /
    • v.30A no.7
    • /
    • pp.75-81
    • /
    • 1993
  • In this paper, New type of Static Edge Triggered D Flip-Flop Circuits which are effective for the sequencial selecting and addressing of Matrix type Electrodes being applied to Flat Display Devices is proposed by the Design Technique using the Transmission Characteristics of Feedback Transistors and Charge Back Up Function. These Circuits composed of 2-4 less transistors in number than Conventional Static D Flip Flop's have some advantages that the Maximum Transition Time of Clock Signals allowed is increased by 100-450 times more than that of the Conventional circuit at 100KHz Clock Frequence and Circuit Safety is much increased by making the wider ranges, 1-4V, of Clock Levelas a Non-operating periods than 3-3.2V ranges in case of the Conventional Circuit at 10MHz clock frequence. By these advantages, These circuits can be very effectively used in case that clock signal has long transition time, especially on the low frequency operation.

  • PDF

The Development of DDC system for High Precision Laser distance instrument (고정밀 레이저 거리 계측기용 디지털 복조 회로 개발에 관한 연구)

  • Bae, Young-Chul;Park, Jong-Bae;Cho, Eui-Joo;Kang, Ki-Woong;Kang, Keon-Il;Kim, Hyeon-Woo;Kim, Eun-Ju
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.12 no.4
    • /
    • pp.730-736
    • /
    • 2008
  • We proposed and implemented new DDC system which overcomes the difficulties including lack of flexibility of modifications of frequency which is the problem of previous frequence oscillator and synchronization. New DDC system can create frequence in two decimal points. Moreover, due to its usage in adjusting to frequence clock which is required by many consumers, laser distance instrument can reduce its error; thus, implementation of system is capable of high precision distance measurement can be performed.

The Study on Variation Minimization Method of Reflection Signal Level for High Precision Laser Displacement (고정밀 레이저 변위를 위한 레이저 반사 신호 레벨의 변동 최소화 기법에 관한 연구)

  • Bae, Young-Chul;Park, Jong-Bae;Cho, Eui-Joo;Kang, Ki-Woong;Kang, Keon-Il;Kim, Hyeon-Woo;Kim, Eun-Ju
    • The Journal of the Korea institute of electronic communication sciences
    • /
    • v.3 no.1
    • /
    • pp.12-18
    • /
    • 2008
  • In this research, we proposed a method for high precision measurement than laser displacement measurement. The proposed method finds the causes of error due to change in reflected laser signal level reflected from an object and compensation, and we designed this by applying laser displacement meter.

  • PDF

Linear Combination Analysis Using GPS Data

  • Park, Un-Yong;Lee, Jae-One;Lee, Dong-Rak;Hong, Jung-Soo
    • Korean Journal of Geomatics
    • /
    • v.4 no.2
    • /
    • pp.47-52
    • /
    • 2004
  • We can process and compute the position, velocity and time by satellite signals of GPS. The signals are used to compute positioning of three dimensions and timing offset of the receiver clock when we can track the tour satellite signals at least. One of the specified aims is to use less expensive single frequency code/carrier phase GPS receivers, which are typically around half the price of dual frequency receivers. In the study, the author analyzed the accuracy and applicability of frequence linear combination using triangulation points evaluated distance limitation.

  • PDF

High-Performance VLSI Architecture for Stereo Vision (스테레오 비전을 위한 고성능 VLSI 구조)

  • Seo, Youngho;Kim, Dong-Wook
    • Journal of Broadcast Engineering
    • /
    • v.18 no.5
    • /
    • pp.669-679
    • /
    • 2013
  • This paper proposed a new VLSI (Very Large Scale Integrated Circuit) architecture for stereo matching in real time. We minimized the amount of calculation and the number of memory accesses through analyzing calculation of stereo matching. From this, we proposed a new stereo matching calculating cell and a new hardware architecture by expanding it in parallel, which concurrently calculates cost function for all pixels in a search range. After expanding it, we proposed a new hardware architecture to calculate cost function for 2-dimensional region. The implemented hardware can be operated with minimum 250Mhz clock frequence in FPGA (Field Programmable Gate Array) environment, and has the performance of 805fps in case of the search range of 64 pixels and the image size of $640{\times}480$.

High-Performance Hardware Architecture for Stereo Matching (스테레오 정합을 위한 고성능 하드웨어 구조)

  • Seo, Young-Ho;Kim, Woo-Youl;Lee, Yoon-Hyuk;Koo, Ja-Myung;Kim, Bo-Ra;Kim, Yoon-Ju;An, Ho-Myung;Choi, Hyun-Jun;Kim, Dong-Wook
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2013.05a
    • /
    • pp.635-637
    • /
    • 2013
  • This paper proposed a new hardware architecture for stereo matching in real time. We minimized the amount of calculation and the number of memory accesses through analyzing calculation of stereo matching. From this, we proposed a new stereo matching calculating cell and a new hardware architecture by expanding it in parallel, which concurrently calculates cost function for all pixels in a search range. After expanding it, we proposed a new hardware architecture to calculate cost function for 2-dimensional region. The implemented hardware can be operated with minimum 250Mhz clock frequence in FPGA environment, and has the performance of 813fps in case of the search range of 64 pixels and the image size of $640{\times}480$.

  • PDF