• Title/Summary/Keyword: Filp Chip

Search Result 4, Processing Time 0.021 seconds

Thermo-mechanical Analysis of Filp Chip PBGA Package Using $Moir\acute{e}$ Interferometry (모아레 간섭계를 이용한 Flip Chip PBGA 패키지의 온도변화에 대한 거동해석)

  • Kim, Do-Hyung;Choi, Yong-Seo;Joo, Jin-Won
    • Proceedings of the KSME Conference
    • /
    • 2003.11a
    • /
    • pp.1027-1032
    • /
    • 2003
  • Thermo-mechanical behavior of flip-chip plastic ball grid array (FC-PBGA) packages are characterized by high sensitive $Moir{\acute{e}}$ interferometry. $Moir{\acute{e}}$ fringe patterns are recorded and analyzed for several temperatures. Deformation analysis of bending displacements of the packages and average strains in the solder balls for a single-sided package assembly and a double-sided package assembly are presented. The bending displacement of the double-sided package assembly is smaller than that of the single-sided one. The largest of effective strain occurred in the solder ball located at the edge of the chip and its magnitude of the double-sided package assembly is greater than that of single-sided one.

  • PDF

미세 피치를 갖는 bare-chip 공정 및 시스템 개발

  • 강희석;정훈;조영준;김완수;강신일;심형섭
    • Proceedings of the Korean Society Of Semiconductor Equipment Technology
    • /
    • 2005.05a
    • /
    • pp.79-83
    • /
    • 2005
  • IT 기술, 반도체 산업 등의 급격한 발전에 힘입어 최근의 첨단 전자, 통신제품은 초경량 초소형화와 동시에 고기능 복합화의 발전 추세를 보이고 있다. 이런 추세에 발맞추어 전자제품, 통신제품의 핵심적인 부품인 IC chip도 소형화되고 있다. IC chip 패키징 기술의 하나인 Filp Chip Package는 Module Substrate 위에 Chip Surface를 Bumping 시킴으로서 최단의 접속길이와 저열저항, 저유전율의 특성도 가지면서 초소형에 높은 수율의 저 원가생산성을 갖는 첨단의 패키징 기술이다. 이런 패키징 기술은 수요증가와 더불어 폭발적으로 늘어나고 있으나 까다로운 공정기술에 의해 아직 여러 회사에서 장비가 출시되고 있지 못한 상태이다. 이에 본 연구에서는 최근 수요가 증가하는 LCD Driver IC용 COF 장비를 위한 Flip chip Bonding 장비 및 시스템을 설계, 제작하였다.

  • PDF

Thermo-Mechanical Interaction of Flip Chip Package Constituents (플립칩 패키지 구성 요소의 열-기계적 특성 평가)

  • 박주혁;정재동
    • Journal of the Korean Society for Precision Engineering
    • /
    • v.20 no.10
    • /
    • pp.183-190
    • /
    • 2003
  • Major device failures such as die cracking, interfacial delamination and warpage in flip chip packages are due to excessive heat and thermal gradients- There have been significant researches toward understanding the thermal performance of electronic packages, but the majority of these studies do not take into account the combined effects of thermo-mechanical interactions of the different package constituents. This paper investigates the thermo-mechanical performance of flip chip package constituents based on the finite element method with thermo-mechanically coupled elements. Delaminations with different lengths between the silicon die and underfill resin interfaces were introduced to simulate the defects induced during the assembly processes. The temperature gradient fields and the corresponding stress distributions were analyzed and the results were compared with isothermal case. Parametric studies have been conducted with varying thermal conductivities of the package components, substrate board configurations. Compared with the uniform temperature distribution model, the model considering the temperature gradients provided more accurate stress profiles in the solder interconnections and underfill fillet. The packages with prescribed delaminations resulted in significant changes in stress in the solder. From the parametric study, the coefficients of thermal expansion and the package configurations played significant roles in determining the stress level over the entire package, although they showed little influence on stresses profile within the individual components. These observations have been implemented to the multi-board layer chip scale packages (CSP), and its results are discussed.

Design of Millimeterwave Branch-Line Coupler Using Flip-Chip Technology (플립 칩 기술을 이용한 밀리미터파 대역 브랜치라인 커플러의 설계)

  • Yoon, Ho-Sung;Lee, Hai-Young
    • Journal of the Korean Institute of Telematics and Electronics D
    • /
    • v.36D no.9
    • /
    • pp.1-5
    • /
    • 1999
  • In this paper, we proposed a novel branch-line coupler using filp-chip technology. The proposed coupler consists of CPW and inverted microstrip. The CPW is on the GaAs flip-chip substrate, and the inverted microstrip is on the alumina main substrate. The ground plane of the CPW is used as a ground plane of the inverted microstrip. And both the transmission lines are connected by solder bump with each other. The characteristics of thisstructure was calculated by FDTD method. The S21, S31 are -3dB and the phase difference is $90^{\circ}$. The calculated characteristics are the same as those of the regular branch-line coupler. This structure can be applied for various kinds of devices using flipchip technology.

  • PDF