• Title/Summary/Keyword: Double-PLL

Search Result 18, Processing Time 0.024 seconds

Performance Improvement of Position Estimation by Double-PLL Algorithm in Hall Sensor based PMSM Control (Double-PLL을 이용한 홀 센서 기반 PMSM 제어의 위치 추정 성능 개선)

  • Lee, Song-Cheol;Jung, Young-Seok
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.22 no.3
    • /
    • pp.270-275
    • /
    • 2017
  • This paper proposes a double-phase-locked-loop (PLL) to improve the performance of position estimation in hall sensor-based permanent magnet synchronous motor control. In hall sensor-based control, a PLL is normally used to estimate the rotor position. The proposed Double-PLL consists of two PLLs, including a reset type integrator. The motor control is more accurate and has better performance than conventional PLL, such as a small estimated position ripple. The validity of the proposed algorithm is verified by simulations and experiments.

Performance Analysis of Three-Phase Phase-Locked Loops for Distorted and Unbalanced Grids

  • Li, Kai;Bo, An;Zheng, Hong;Sun, Ningbo
    • Journal of Power Electronics
    • /
    • v.17 no.1
    • /
    • pp.262-271
    • /
    • 2017
  • This paper studies the performances of five typical Phase-locked Loops (PLLs) for distorted and unbalanced grid, which are the Decoupled Double Synchronous Reference Frame PLL (DDSRF-PLL), Double Second-Order Generalized Integrator PLL (DSOGI-PLL), Double Second-Order Generalized Integrator Frequency-Lock Loop (DSOGI-FLL), Double Inverse Park Transformation PLL (DIPT-PLL) and Complex Coefficient Filter based PLL (CCF-PLL). Firstly, the principles of each method are meticulously analyzed and their unified small-signal models are proposed to reveal their interior relations and design control parameters. Then the performances are compared by simulations and experiments to investigate their dynamic and steady-state performances under the conditions of a grid voltage with a negative sequence component, a voltage drop and a frequency step. Finally, the merits and drawbacks of each PLL are given. The compared results provide a guide for the application of current control, low voltage ride through (LVRT), and unintentional islanding detection.

A Modular UPS Design with an Active Multiple Interphase Reactor and Double PLL Control (능동 다중인터페이스 리액터와 Double PLL제어를 이용한 Modular UPS 설계)

  • 박인덕;정상식;안형회;김시경
    • The Transactions of the Korean Institute of Power Electronics
    • /
    • v.6 no.6
    • /
    • pp.489-497
    • /
    • 2001
  • The proposed dobule phase locked loop and active multiple interphase reactor are used to eliminate the circular current and the voltage ripples caused by the system parameter unbalance of parallel connected UPSs. In this paper, digital controller for the dobule PLL and active interphase reactor is implemented with ADSP21061 as an aspect of functional convenience.

  • PDF

A Modular U.P.S Design with Multiple Interphase Reactor and Double PLL Control (다중인터페이스 리액터와 Double PLL제어를 이용한 Modular U.P.S 설계)

  • Park In-Duck;Jeung Sang-Sik;Kim Si-Kyung
    • Proceedings of the KIPE Conference
    • /
    • 2001.07a
    • /
    • pp.506-509
    • /
    • 2001
  • A high power U.P.S system utilizing the parallel connection of low power U.P.S is developed. For the purpose of elimination the circular current between U.P.S.s, a digital circuit is employed. Furthermore a double phase synchronization and an interphase reactor are used to eliminate the circular current and the voltage ripples caused by the system parameter unbalances of parall connected U.P.S.s. The digital controller is implemented with ADSP21061 as aspect of a functional convenience.

  • PDF

Anti-islanding Detection Method for BESS Based on 3 Phase Inverter Using Negative-Sequence Current Injection (역상분 전류 주입을 적용한 3상 인버터 기반 BESS의 단독 운전 검출 방법)

  • Sin, Eun-Suk;Kim, Hyun-Jun;Han, Byung-Moon
    • The Transactions of The Korean Institute of Electrical Engineers
    • /
    • v.64 no.9
    • /
    • pp.1315-1322
    • /
    • 2015
  • This paper proposes an active islanding detection method for the BESS (Battery Energy Storage System) with 3-phase inverter which is connected to the AC grid. The proposed method adopts the DDSRF (Decoupled Double Synchronous Reference Frame) PLL (Phase Locked-Loop) so that the independent control of positive-sequence and negative-sequence current is successfully carried out using the detected phase angle information. The islanding state can be detected by sensing the variation of negative-sequence voltage at the PCC (Point of Common Connection) due to the injection of 2-3% negative-sequence current from the BESS. The proposed method provides a secure and rapid detection under the variation of negative-sequence voltage due to the sag and swell. The feasibility of proposed method was verified by computer simulations with PSCAD/EMTDC and experimental analyses with 5kW hardware prototype for the benchmark circuit of islanding detection suggested by IEEE 1547 and UL1741. The proposed method would be applicable for the secure detection of islanding state in the grid-tied Microgrid.

On the Application FH/SS Using Double Indirect Frequency Synthesizer (이중 간접 주파수 합성기를 이용한 FH/SS 적용에 관한 연구)

  • 정명덕;박재홍;김영민
    • Journal of the Korea Society of Computer and Information
    • /
    • v.4 no.1
    • /
    • pp.76-84
    • /
    • 1999
  • For FH/SS communication, We discussed the method of indirect frequency synthesizer in several methods. The problem of sing1e frequency synthesizer using with PLL is a varied coefficient value of damping factor in frequency hopping time, which is caused unstable frequency. So. for stable frequency synthesizer, a coefficient of damping factor must be optimized and synthesized to be removed excessive response time. In this paper, we studied FH using with double loop frequency synthesizer which takes stable frequency. We made up a simulator and had a good performance(real time speed).

  • PDF

Double-Frequency Jitter in Chain Master-Slave Clock Distribution Networks: Comparing Topologies

  • Piqueira Jose Roberto Castilho;Caligares Andrea Zaneti
    • Journal of Communications and Networks
    • /
    • v.8 no.1
    • /
    • pp.8-12
    • /
    • 2006
  • Master-slave (M-S) strategies implemented with chain circuits are the main option in order to distribute clock signals along synchronous networks in several telecommunication and control applications. Here, we study the two types of masterslave chains: Without clock feedback, i.e., one-way master-slave (OWMS) and with clock feedback, i.e., two-way master-slave (TWMS) considering the slave nodes as second-order phase-locked loops (PLL) for several types of loop low-pass filters.

Design of digital clock level translator with 50% duty ratio from small sinusoidal input (작은 정현파입력의 50% Duty Ratio 디지털 클럭레벨 변환기 설계)

  • Park, Mun-Yang;Lee, Jong-Ryul;Kim, Ook;Song, Won-Chul;Kim, Kyung-Soo
    • The Journal of Korean Institute of Communications and Information Sciences
    • /
    • v.23 no.8
    • /
    • pp.2064-2071
    • /
    • 1998
  • A new digital clock level translator has been designed in order to produce a clock source of the internal logic circuits. The translator output has 50% duty ratio from small sinusoidal input such as TCXO which oscillates itself in poratable components. The circuit consists of positive and negative comparators, RS latch, charge pump, and reference vol- tage generator. It detects pulse width of the output waveform and feedbacks the control signal to the input com-parator. It detects pulse width of the output waveform and feedbacks the control signal to the input com-parator reference, producing output waveform with valid 50% duty ratio of the digital signal level. The designed level translator can be used as a sampling clock source of ADC, PLL and the colck source of the clock synthesizer. The circuit wasdesigned in a 0.8.mu.m analog CMOS technology with double metal, double poly, and BSIM3 circuit simulation model. From our experimental results, a stable operating characteristics of 50 +3% duty ratio was obtained from the sinusoidal input wave of 370 mV.

  • PDF

Anti-islanding Detection Method for BESS Based on 3 Phase Inverter Using Negative-Sequence Current Injection (역상분 전류 주입을 적용한 3상 인버터 기반 BESS의 단독 운전 검출 방법)

  • Kim, Hyun-Jun;Shin, Eun-Suk;Yu, Seung-Yeong;Han, Byung-Moon
    • Proceedings of the KIPE Conference
    • /
    • 2015.07a
    • /
    • pp.291-292
    • /
    • 2015
  • 본 논문은 계통과 연계된 3상 전압원 인버터를 기반으로 한 BESS의 능동 단독 운전 검출 방법을 제안한다. 계통 전압의 불평형에서도 안정적으로 위상을 추종할 수 있는 DDSRF_PLL(Decoupled Double Synchronous Reference Frame_PLL)방식을 적용 하였으며, 검출된 위상각 정보를 통해 정상분 전류 제어기와 역상분 전류 제어기를 독립적으로 제어할 수 있게 된다. 이를 위해 IEEE 1547과 UL1741에서 제시하는 단독 운전 기준 시험 회로를 구성하여 PSCAD/EMTDC 소프트웨어를 통한 시뮬레이션과 5kw프로토타입 하드웨어 장치를 통해 제안된 단독 운전 검출 방법을 검증하였다.

  • PDF

FLL Control for Gird Cynchronization of Distributed Power System under LVRT Control (LVRT 제어시 분산전원의 계통 동기화를 위한 FLL 제어)

  • Jang, Mi-Geum;Choi, Jung-Sik;Oh, Seung-Yeol;Song, Sung-Geun;Chung, Dong-Hwa
    • Proceedings of the KIPE Conference
    • /
    • 2012.07a
    • /
    • pp.494-495
    • /
    • 2012
  • 본 논문은 LVRT 제어를 위한 계통 사고 상황에서도 정확한 위상각을 검출하기 위하여 일반화된 2차 적분기(Second Order Generalized Integrator)를 이용한 정상분 전압 검출을 기반으로 하며, 주파수 변동에도 강인성 제어가 가능한 DSOGI (Double Second Order Generalized Integrator) FLL(Frequency locked loop)을 제안한다. 실험을 통해 종래의 SRF(Synchronous reference frame) PLL, DSOGI PLL 제어와 비교, 분석을 통해 본 논문의 타당성을 입증한다.

  • PDF