• Title/Summary/Keyword: CIC Filter

Search Result 37, Processing Time 0.023 seconds

Design of three stage decimation filter using CSD code (CSD 코드를 사용한 3단 Decimation Filter 설계)

  • Byun, San-Ho;Ryu, Seong-Young;Choi, Young-Kil;Roh, Hyung-Dong;Lee, Hyun-Tae;Kang, Kyoung-Sik;Roh, Jeong-Jin
    • Proceedings of the IEEK Conference
    • /
    • 2006.06a
    • /
    • pp.511-512
    • /
    • 2006
  • Three stage(CIC-FIR-FIR) decimation filter in delta-sigma A/D converter for audio is designed. A canonical signed digit(CSD) code method is used to minimize area of multipliers. This filter is designed in 0.25um CMOS process and incorporates $1.36\;mm^2$ of active area. Measured results show that this decimation filter is suitable for digital audio A/D converters.

  • PDF

Linkage between Digital Down Converter System and Spectrum Sensing Method (Digital Down Converter 시스템과 스펙트럼 센싱 기법 연동 방안)

  • Hong, Moo-Hyun;Moon, Ki-Tak;Kim, Ju-Seok;Kim, Kyung-Seok
    • The Journal of the Institute of Internet, Broadcasting and Communication
    • /
    • v.10 no.3
    • /
    • pp.43-50
    • /
    • 2010
  • DDC(Digital Down Converter) is a conversion technology to decimate to a lower sampling rate and DDC for the future development of communications technology has the necessary skills. So, it has been recognized in the wireless and the SDR(Software Defined Radio) system as essential components. In addition, research is underway on spectrum sensing for efficient communications environment due to the shortage of frequency resources. In this paper, the DDC systems were analyzed for CIC(Cascaded Integrator Comb) Filter, WDF(Wave Digital Filter), SRC(Sample Rate Conversion) each module. Moreover, we proposed a linkage effectively between DDC system and Spectrum Sensing for improve the efficiency of use of frequency by computer simulations. The simulation results of the DDC system was applied to the spectrum sensing capabilities. Also, performance and complexity of the results were derived and proposed system was the result of the check.

Design of Dual-Mode Digital Down Converter for WCDMA and cdma2000

  • Kim, Mi-Yeon;Lee, Seung-Jun
    • ETRI Journal
    • /
    • v.26 no.6
    • /
    • pp.555-559
    • /
    • 2004
  • We propose an efficient digital IF down converter architecture for dual-mode WCDMA/cdma2000 based on the concept of software defined radio. Multi-rate digital filters and fractional frequency conversion techniques are adopted to implement the front end of a dual-mode receiver for WCDMA and cdma2000. A sub-sampled digital IF stage was proposed to support both WCDMA and cdma2000 while lowering the sampling frequency. Use of a CIC filter and ISOP filter combined with proper arrangement of multi-rate filters and common filter blocks resulted in optimized hardware implementation of the front end block in 292k logic gates.

An implementation of the hybrid SoC for multi-channel single tone phase detection (다채널 단일톤 신호의 위상검출을 위한 Hybrid SoC 구현)

  • Lee, Wan-Gyu;Kim, Byoung-Il;Chang, Tae-Gyu
    • Proceedings of the KIEE Conference
    • /
    • 2006.10c
    • /
    • pp.388-390
    • /
    • 2006
  • This paper presents a hybrid SoC design for phase detection of single tone signal. The designed hybrid SoC is composed of three functional blocks, i.e., an analog to digital converter module, a phase detection module and a controller module. A design of the controller module is based on a 16-bit RISC architecture. An I/O interface and an LCD control interface for transmission and display of phase measurement values are included in the design of the controller module. A design of the phase detector is based on a recursive sliding-DFT. The recursive architecture effectively reduces the gate numbers required in the implementation of the module. The ADC module includes a single-bit second-order sigma-delta modulator and a digital decimation filter. The decimation filter is designed to give 98dB of SNR for the ADC. The effective resolution of the ADC is enhanced to 98dB of SNR by the incorporation of a pre FIR filter, a 2-stage cascaded integrator- comb(CIC) filter and a 30-tab FIR filter in the decimation. The hybrid SoC is verified in FPGA and implemented in 0.35 CMOS Technology.

  • PDF

Design and Implementation of Depolarized FOG based on Digital Signal Processing (All DSP 기반의 비편광 FOG 설계 및 제작)

  • Yoon, Yeong-Gyoo;Kim, Jae-Hyung;Lee, Sang-Hyuk
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.14 no.8
    • /
    • pp.1776-1782
    • /
    • 2010
  • The interferometric fiber optic gyroscopes (FOGs) are well known as sensors of rotation, which are based on Sagnac effect, and have been under development for a number of years to meet a wide range of performance requirements. This paper describes the development of open-loop FOG and digital signal processing techniques implemented on FPGA. Our primary goal was to obtain intermediate accuracy (pointing grade) with a good bias stability (0.22deg) and scale factor stability, extremely low angle random walk (0.07deg) and significant cost savings by using a single mode fiber. A secondary goal is to design all digital FOG signal processing algorithms with which the SNR at the digital demodulator output is enhanced substantially due to processing gain. The Cascaded integrator bomb(CIC) type of decimation filter only requires adders and shift registers, low cost processors which has low computing power still can used in this all digital FOG processor.

Performance Analysis of VDL Mode-2 Transceiver and Generation of the Narrow Band Digital Modulated Signals (VDL Mode-2 송·수신기 성능분석 및 협대역 디지털 변조신호 생성)

  • Gim, Jong-Man;Kim, Tae-Sik;Kim, In-Kyu;Kim, Hyoun-Kyoung
    • Journal of Advanced Navigation Technology
    • /
    • v.11 no.1
    • /
    • pp.9-16
    • /
    • 2007
  • In this paper, the Bit Error Ratio (BER) performances of the D8PSK modulation schemes for VDL Mode-2 are analyzed according to the matched and unmatched cases of the channel filters. The carrier frequency and phase offset effects are analyzed with unmatched case. Generally in digital transmission techniques, the Root Raised Cosine filters which are used as channel filters are applied to both sides at transmitter and receiver in order to achieve no ISI, but in VDL Mode-2, the Raised Cosine Filter is used only in transmission section and the receiver section uses general low pass filter, therefore we could not achieve ISI reduction effects but can have better spectrum quality. From the simulation results, the error probability is increased slightly (1~2dB) with use of un-matched channel filter, we got the conclusions that carrier phase offset do not effect to bit error ratio, but the frequency offset effect is so serious. Finally, narrow band D8PSK modulation signals are generated by the use of Digital Up-Converter and then its features are compared with analog modulator.

  • PDF

Design of DUC/DDC for the Underwater Basestation Based on Underwater Acoustic Communication (수중기지국 수중 음향 통신을 위한 DUC/DDC 설계)

  • Kim, Sunhee
    • Journal of the Korea Academia-Industrial cooperation Society
    • /
    • v.18 no.5
    • /
    • pp.336-342
    • /
    • 2017
  • Recently, there has been an increasing need for underwater communication systems to monitor ocean environments and prevent marine disasters, as well as to secure ocean resources. Most underwater communication systems adopted acoustic communication with a consideration of attenuation, absorption, and scattering in conductive sea water, and developed fully digital modems based on processors. In this study, a digital up converter (DUC) and a digital down converter (DDC) was developed for an underwater basestation based on underwater acoustic communication systems. Because one of the most important issues in underwater acoustic communication systems is low power consumption due to environmental problems, this study developed a specific hardware module for DUC and DDC. It supported four links of underwater acoustic communication systems and converted the sampling rate and frequency. The systemwas designed and verified using Verilog-HDL in ModelSim environment with the test data generated from baseband layer parts for an underwater base station.