• Title/Summary/Keyword: 전도성 패턴

Search Result 115, Processing Time 0.022 seconds

Analysis of the Effect of the Etching Process and Ion Injection Process in the Unit Process for the Development of High Voltage Power Semiconductor Devices (고전압 전력반도체 소자 개발을 위한 단위공정에서 식각공정과 이온주입공정의 영향 분석)

  • Gyu Cheol Choi;KyungBeom Kim;Bonghwan Kim;Jong Min Kim;SangMok Chang
    • Clean Technology
    • /
    • v.29 no.4
    • /
    • pp.255-261
    • /
    • 2023
  • Power semiconductors are semiconductors used for power conversion, transformation, distribution, and control. Recently, the global demand for high-voltage power semiconductors is increasing across various industrial fields, and optimization research on high-voltage IGBT components is urgently needed in these industries. For high-voltage IGBT development, setting the resistance value of the wafer and optimizing key unit processes are major variables in the electrical characteristics of the finished chip. Furthermore, the securing process and optimization of the technology to support high breakdown voltage is also important. Etching is a process of transferring the pattern of the mask circuit in the photolithography process to the wafer and removing unnecessary parts at the bottom of the photoresist film. Ion implantation is a process of injecting impurities along with thermal diffusion technology into the wafer substrate during the semiconductor manufacturing process. This process helps achieve a certain conductivity. In this study, dry etching and wet etching were controlled during field ring etching, which is an important process for forming a ring structure that supports the 3.3 kV breakdown voltage of IGBT, in order to analyze four conditions and form a stable body junction depth to secure the breakdown voltage. The field ring ion implantation process was optimized based on the TEG design by dividing it into four conditions. The wet etching 1-step method was advantageous in terms of process and work efficiency, and the ring pattern ion implantation conditions showed a doping concentration of 9.0E13 and an energy of 120 keV. The p-ion implantation conditions were optimized at a doping concentration of 6.5E13 and an energy of 80 keV, and the p+ ion implantation conditions were optimized at a doping concentration of 3.0E15 and an energy of 160 keV.

The Improvement of Fabrication Process for a-Si:H TFT's Yield (a-Si:H TFT의 수율 향상을 위한 공정 개선)

  • Hur, Chang-Wu
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.11 no.6
    • /
    • pp.1099-1103
    • /
    • 2007
  • TFT's have been intensively researched for possible electronic and display applications. Through tremendous engineering and scientific efforts, a-Si:H TFT fabrication process was greatly improved. In this paper, the reason on defects occurring at a-Si:H TFT fabrication process is analyzed and solved, so a-Si:H TFT's yield is increased and reliability is improved. The a-Si:H TFT of this paper is inverted staggered type TFT. The gate electrode is formed by patterning with length of $8{\mu}m{\sim}16{\mu}m$ and width of $80{\sim}200{\mu}m$ after depositing with gate electrode (Cr). We have fabricated a-SiN:H, conductor, etch-stopper and photo-resistor on gate electrode in sequence, respectively. We have deposited n+a-Si:H, NPR(Negative Photo Resister) layer after forming pattern of Cr gate electrode by etch-slower pattern. The NPR layer by inverting pattern of upper Sate electrode is patterned and the n+a-Si:H layer is etched by the NPR pattern. The NPR layer is removed. After Cr layer is deposited and patterned, the source-drain electrode is formed. The a-Si:H TFT made like this has problems at photo-lithography process caused by remains of PR. When sample is cleaned, this remains of PR makes thin chemical film on surface and damages device. Therefor, in order to improve this problem we added ashing process and cleaning process was enforced strictly. We can estimate that this method stabilizes fabrication process and makes to increase a-Si:H TFT's yield.

Frequency Dependency of Electrical Property Stabilization during Vulcanization of Modified NR/IR Blends (개질된 NR/IR 블랜드의 가황 반응에서 나타나는 전기적 특성 안정화의 주파수 의존성)

  • Ahn, Won-Sool
    • Elastomers and Composites
    • /
    • v.39 no.3
    • /
    • pp.179-185
    • /
    • 2004
  • Frequency dependency or electrical property stabilization during vulcanization of modified NR/IR composite materials was studied using in-situ electrical property measuring technique. Volume resistivity(p) before and after vulcanization reaction of the sample was measured as the function or frequency in the range or 1Hz to 10kHz at reaction temperatures of 130, 140, 150, and $160^{\circ}C$, respectively. A double stabilization mode of frequency dependency was observed, in which a slow stabilization process of p to a value of ca. $1.0{\times}10^7\;{\Omega}-cm$ occurred after a drastic initial decrease from ca. $9.0{\times}10^7\;{\Omega}-cm$. In addition, notable temperature dependencies of p values were also observed before and after vulcanization reaction, that is, p values at 130 and $140^{\circ}C$ after vulcanization were observed as about 1/3 of those values before vulcanization. All the observed facts were considered as the results from the interaction between the electrode and the bulk sample materials, i.e., electronic charge-discharge, and from the structure change of samples including CB rearrangement by the vulcanization.

Fabrication of a-Si:H/a-Si:H Tandem Solar Cells on Plastic Substrates (플라스틱 기판 위에 a-Si:H/a-SiGe:H 이중 접합 구조를 갖는 박막 태양전지 제작)

  • Kim, Y.H.;Kim, I.K.;Pyun, S.C.;Ham, C.W.;Kim, S.B.;Park, W.S.;Park, C.K.;Kang, H.D.;You, C.;Kang, S.H.;Kim, S.W.;Won, D.Y.;Choi, Y.;Nam, J.H.
    • 한국신재생에너지학회:학술대회논문집
    • /
    • 2011.05a
    • /
    • pp.104.1-104.1
    • /
    • 2011
  • 가볍고, 유연성(flexibility)을 갖는 박막(thin film)형 플랙서블 태양전지(flexible solar cell)는 상황에 따른 형태의 변형이 가능하여, 휴대가 간편하고, 기존 혹은 신규 구조물의 지붕(rooftop)등에 설치가 용이하여, 차세대 성장 동력 분야에서 각광받고 있다. 그러나 아직까지 플랙서블 태양전지는 제작시 열에 의한 기판의 변형, 기판 이송시 너울 현상, 대면적 패터닝(patterning) 기술 등 많은 어려움 등으로 웨이퍼나 글라스 기판에 제조된 태양전지 대비 낮은 광전환 효율을 갖는다. 따라서 본 연구에서는 플랙서플 태양전지 성능개선을 위해 3.5세대급 ($450{\times}450cm^2$) 스퍼터(sputter), 금속유기 화학기상장치 (MOCVD), 플라즈마 화학기상장치 (PECVD), 레이저 가공장치 (Laser scriber)를 이용하여 a-Si:H/a-SiGe:H 이중접합(tandem)을 갖는 태양전지를 제작하였고, 광 변환효율 특성을 평가하였다. 전도도(conductivity), 라만(Raman)분광 및 UV/Visible 분광 분석을 통하여 박막의 전기적, 구조적, 광학적 물성을 평가하여 단위박막의 물성을 최적화 했다. 또한 제작된 태양전지는 쏠라 시뮬레이터 (Solar Simulator)를 이용하여 성능 평가를 수행하였고, 상/하부층의 전류 정합 (current matching)을 위해 외부양자효율 (external quantum efficiency) 분석을 수행하였다. 제작된 이중접합 접이식 태양전지로 소면적($0.25cm^2$)에서 8.7%, 대면적($360cm^2$ 이상) 8.0% 이상의 효율을 확보하였으며, 성능 개선을 위해 대면적 패턴 기술 향상 및 공정 기술 개선을 수행 중이다.

  • PDF

Review of Failure Mechanisms on the Semiconductor Devices under Electromagnetic Pulses (고출력전자기파에 의한 반도체부품의 고장메커니즘 고찰)

  • Kim, Dongshin;Koo, Yong-Sung;Kim, Ju-Hee;Kang, Soyeon;Oh, Wonwook;Chan, Sung-Il
    • Journal of the Korea Academia-Industrial cooperation Society
    • /
    • v.18 no.6
    • /
    • pp.37-43
    • /
    • 2017
  • This review investigates the basic principle of physical interactions and failure mechanisms introduced in the materials and inner parts of semiconducting components under electromagnetic pulses (EMPs). The transfer process of EMPs at the semiconducting component level can be explained based on three layer structures (air, dielectric, and conductor layers). The theoretically absorbed energy can be predicted by the complex reflection coefficient. The main failure mechanisms of semiconductor components are also described based on the Joule heating energy generated by the coupling between materials and the applied EMPs. Breakdown of the P-N junction, burnout of the circuit pattern in the semiconductor chip, and damage to connecting wires between the lead frame and semiconducting chips can result from dielectric heating and eddy current loss due to electric and magnetic fields. To summarize, the EMPs transferred to the semiconductor components interact with the chip material in a semiconductor, and dipolar polarization and ionic conduction happen at the same time. Destruction of the P-N junction can result from excessive reverse voltage. Further EMP research at the semiconducting component level is needed to improve the reliability and susceptibility of electric and electronic systems.