Browse > Article
http://dx.doi.org/10.5573/JSTS.2014.14.4.457

A Low-Jitter DLL-Based Clock Generator with Two Negative Feedback Loops  

Choi, Young-Shig (Dept. of Electronics, Pukyong National University)
Park, Jong-Yoon (Dept. of Electronics, Pukyong National University)
Publication Information
JSTS:Journal of Semiconductor Technology and Science / v.14, no.4, 2014 , pp. 457-462 More about this Journal
Abstract
This letter proposes a low-jitter DLL-based clock generator with two negative feedback loops. The main negative feedback loops suppress the jitter of DLL. The additional negative feedback loops suppress the delay-time variance of each delay stages. Both two negative feedback loops in a DLL results in suppressing the jitter of clock signal further. Measurement results of the DLL-based clock generator with two negative feedback loops fabricated in a one-poly six-metal $0.18{\mu}m$ CMOS process show 5.127-ps rms jitter and 47.6-ps peak-to-peak jitter at 1 GHz.
Keywords
clock generator; delay locked loop; delay-time variance voltage converter;
Citations & Related Records
연도 인용수 순위
  • Reference
1 G. Chien and P. R. Gray, "A 900-MHz local oscillator using a DLL-based frequency multiplier technique for PCS applications," IEEE J. Solid-State Circuits, vol. 35, no. 12, pp. 1996 -1999, Dec. 2000.   DOI   ScienceOn
2 H. H. Chang, J. U. Chang, C. Y. Kuo and S. I. Liu, "A 0.7-2GHz self-calibrated multiphase delaylocked loop," IEEE J. Solid-State Circuits, vol. 41, no. 5, pp. 1051-1061, May. 2006.   DOI   ScienceOn
3 J. M. Chou, Y. T. Hsieh and J. T Wu, "Phase averaging and interpolation using resistor strings or resistor rings for multi-phase clock generation," IEEE J. Trans. Circuits Syst. I. vol. 53, no. 5 pp. 984-991, May. 2006.   DOI
4 K. J. Hsiao and T. C. Lee, "An 8-GHz to 10-GHz distributed DLL for multiphase clock generation," IEEE J. Solid-State Circuits, vol. 44, no. 9, pp. 1121-1122, Sept. 2009.   DOI   ScienceOn
5 S. Hwang, K. Kim, J. Kim, S. Kim and C. Kim, "A self-calibrated DLL-based clock generator for an energy-aware EISC processor," IEEE Trans. VLSI Systems, vol. 21, no. 3, pp. 575-579, Mar. 2013.   DOI   ScienceOn
6 K.-I Oh, L.-S Kim, K.-I Park, Y.-H Jun and K. Kim, "Low-jitter multi-phase digital DLL with closet edge selection scheme for DDR memory interface," Electron. Lett., vol. 44, no. 19, pp. 1385-1386, Sept. 2008.   DOI   ScienceOn
7 Young-Shig Choi, "A Negative Feedback Looped Voltage-Controlled Ring Oscillator with Frequency Voltage Converter," IEEE Trans. Microwave theory and techniques, vol. 61, no. 9, pp. 3271-3276, Sept. 2013.   DOI   ScienceOn