DOI QR코드

DOI QR Code

Quasi-Fixed-Frequency Hysteresis Current Tracking Control Strategy for Modular Multilevel Converters

  • Mei, Jun (Dept. of Electrical Engineering, Southeast University) ;
  • Ji, Yu (Dept. of Electrical Engineering, Southeast University) ;
  • Du, Xiaozhou (Dept. of Electrical Engineering, Southeast University) ;
  • Ma, Tian (Dept. of Electrical Engineering, Southeast University) ;
  • Huang, Can (Dept. of Electrical Engineering & Computer Science, the University of Tennessee) ;
  • Hu, Qinran (Dept. of Electrical Engineering & Computer Science, the University of Tennessee)
  • Received : 2014.05.12
  • Accepted : 2014.10.04
  • Published : 2014.11.20

Abstract

This study proposes a quasi-fixed-frequency hysteresis current tracking control strategy for modular multilevel converters (MMCs) on the basis of voltage partition principle. First, by monitoring the grid voltage and the deviation between the output and reference currents, the output voltage is determined, thus prompting the output current to quickly and efficiently track the given current. Second, the voltages of the upper/lower capacitor of the arm and the voltages between the upper and lower arms are balanced by combining these arms with virtual loop mapping and arm voltage balance control, respectively. In particular, the proposed method is designed for any level and number of sub-modules. The validity of the proposed method is verified by simulations and experimental results of a five-level MMC prototype.

Keywords

I. INTRODUCTION

Modular multilevel converter (MMC) is an innovative multilevel technology that was first used in a high voltage direct current (HVDC) transmission project in 2010 [1]. Compared with conventional multilevel topologies, MMC offers several advantages, including low switching frequency, low harmonic, and favorable redundancy. Also, as a new topology based on double-star chopper cell, MMC presents numerous desirable features, such as adaptability to high -voltage and high-power applications, excellent four-quadrant performance, and modular structure and redundant design [2], [3].

To fully utilize the favorable features of MMC, considerable effort has been exerted to extend the applications of MMC from HVDC [4]-[6] to various fields, including high-power motor drives [7], medium-voltage STATCOM [8], [9], and renewable energy generation [10]. However, only a few reports have been published on MMC for active power filters (APFs). As a type of static power converter, APF is normally controlled to compensate for the current harmonics drained from non-linear loads, reactive power, and imbalances of load terminals [11]. The dynamic performance of APF essential and largely depends on two factors, namely, real-time harmonic detection and rapid output current response. The former has been efficiently solved by instantaneous power theory, whereas the latter still requires sophisticated modulation methods.

This specific challenge has been addressed in the related literature with the implementation of several advanced modulation methods for APF. These methods include the nearest level modulation (NLM) [12], phase-shifted PWM modulation (PSPWM) [13] and phase disposition PWM modulation (PDPWM) [14]. Nevertheless, NLM has limited applications because it cannot be used for multilevel converters with below 21 levels [15]. Meanwhile, PSPWM and PDPWM exhibit good performances in low-level converters, but require additional PI controllers to transfer the current reference to the output voltage, which may reduce the robustness of the system [16]. Moreover, these three methods have other disadvantages, including overshooting in current errors, sub-harmonic components in the current, limiting cycle oscillations, and non-optimum switching vector selection [17].

Hysteresis current tracking control has an inherent simplicity and rapid dynamic response, thus facilitating its wide use in many situations that require high harmonic current and current response rates, such as low-voltage APF [18] and reactive power compensation [19]. In this method, the output current of the converter, instead of the PI controllers of the inner loop in PSPWM and PDPWM, can be directly compared with the current reference. Hysteresis current tracking control is also a closed-loop control and has the advantages of high current response rate, fast real-time ability, and no need of carriers. Accordingly, applying this control in MMC is promising and can facilitate the implementations of MMC in middle and high voltage power systems.

However, due to the different topologies of MMC and common two-level inverters, applying the hysteresis current control in MMC may induce certain problems, including the unbalanced voltage of the capacitor, unbalanced voltage between the upper and lower arms, partition of the grid side voltage, and spectral characteristics of the current ripple.

This study intends to solve the above issues by proposing a quasi-fixed-frequency hysteresis current tracking control (QHCTC) strategy for MMC. In this novel strategy, the frequency of MMC output current is fixed, whereas the switching frequency of sub-module (SM) is quasi-fixed. In particular, the quasi-fixed-frequency is realized via virtual loop mapping (VLM), in which the SM switching frequency is similar to the output current frequency. This design can benefit the selection of switching devices and the assessment of system performances. The contributions of the proposed QHCTC are briefly described below.

First, by monitoring grid voltage and the deviation between the output and reference currents, the designed MMC can generate corresponding levels to force the output current to track the given current quickly and efficiently. In particular, the non-average voltage partition principle is used for the current tracking to prevent the overlap of the output and grid voltages in every voltage region.

Second, varied hysteresis-band current tracking control is adopted by implementing fixed output current frequency on the basis of the above non-average voltage partition principle.

Third, the capacitor voltage of the upper/lower arm and the voltage between these arms are considered in the MMC design and are efficiently balanced with VLM and arm voltage balance (AVB), respectively. Accordingly, a balance control system and a quasi-frequency switching device driver are achieved.

Furthermore, the proposed method is validated with the simulations and experimental results of a five-level prototype of MMC.

 

II. STRUCTURE AND OPERATION PRINCIPLES OF MMC

A. Basic Structure

A basic three-phase four-leg MMC topology is shown in Fig. 1, in which the MMC is composed of three legs and six arms; each leg consists of one upper arm and one lower arm, and each arm contains a buffer inductor L and N series -connected SMs [21]. Also, phase voltages Ua, Ub, and Uc, are outputs from the intermediate connection point of the upper and lower arms, and their values depend on the difference between these arms.

Fig. 1.Structure of a modular multi-level converter.

In Fig. 1, SMs adopt the half–bridge sub-module (HBSM) design, which consists of a DC capacitor and two controllable power switches. HBSM is widely used in practice; its working status is shown in Table I where Sk1 and Sk2 are the driving signals of the upper and lower devices, respectively, whereas Vc is the average capacitor voltage of the kth SM.

TABLE IHALF-BRIDGE SUB-MODULE WORKING STATES

Table I particularly illustrates that each SM has “1” and “0” statuses, and the corresponding output voltages Usm are Vc and 0. In this case, “1” and “0” imply that SM is inserted and bypassed, respectively. When HBSM is inserted, the direction of Ism signifies the working status of the capacitor. If Ism>0, the capacitor is charging, whereas if Ism<0, the capacitor is discharging.

B. Operation Principles

Since the operation principles of three legs (phase j = a, b, c) are comparable, this research selects and analyzes only one leg (phase a) of MMC. The Kirchhoff’s voltage law demonstrates the below equations.

where UP and UN are DC bus voltages, Uap and Uan are the sum of the upper and lower arm capacitor voltages, respectively, Iap and Ian are the instantaneous current of the upper and lower arms, respectively, and Ia is the output current of MMC.

By substituting (2) in (1), the below expressions are obtained.

In traditional modulation methods, control systems provide the MMC modulation signals, which can be normalized and expressed as follows:

where m is the modulation index (0 ≤ m ≤ 1), and φj is the angular displacement of the fundamental frequency.

Without considering the circulating current suppression, the normalized reference voltage signals of the upper/lower arm should be demonstrated as follows:

These signals, in which the effects of buffer inductor L are ignored, have been widely used in MMC modulations such as NLM, PSPWM, and PDPWM. However, L has to be considered in the hysteresis current tracking control. This condition will be analyzed in the next section.

 

III. HYSTERESIS CURRENT TRACKING CONTROL STRATEGY

A. Hysteresis Current Tracking Control

In general, grid-connected inverters have two control loops, namely, the outer voltage and inner current control loops, in which DC voltage regulation and current reference tracking are implemented, respectively. This research focuses on the latter and applies the hysteresis current tracking method to MMC.

In particular, this study illustrates the principle of hysteresis current tracking control by simplifying the MMC model shown in Fig. 1 into the model depicted in Fig. 2, where Uda(t) is the equivalent output voltage, La is the equivalent inductance, and UAN denotes the deviation between Uda(t) and grid voltage ea(t).

Fig. 2.Simplified single-phase MMC circuit.

The simplified model above can be expressed by taking (3) into (4), as specified below.

Based on (8) to (12), Fig. 3 is generated to illustrate the principle of the hysteresis current tracking control, where h is the hysteresis width, 0.5 and –0.5h denote the upper and lower thresholds, respectively, and △ij is the deviation between output I and reference currents Ij_ref, as displayed in (13).

Fig. 3.Principle of hysteresis current tracking control.

As signified in Fig. 3, when △ij > 0.5h, Ia holds a downward trend with UAN<0. Similarly, when △ij < –0.5h, Ia holds an upward trend with UAN>0. Thus, Ia is bounded within the hysteresis band, which is centered by the reference current. In practice, these operations can be implemented with the trigger signal of converter D(t), which is defined below.

Moreover, Fig. 3 indicates that UAN is critical to the performance of the hysteresis current tracking control because it determines the trend of Ia and helps control the current within hysteresis bands. According to (9), generating the optimal UAN requires an effective design of the equivalent output voltage Uda(t) and grid voltage ea(t). In this research, the optimal UAN for Uda(t) is a staircase in (11) and is further expressed in (15). Meanwhile, the optimal UAN for ea(t) is partitioned into N+1 regions because converter output voltage Uda has N+1 levels with N+1 level modulation from L1 to LN+1.Partitioned ea(t) is expressed with the intermediate symbol D(t) in (16).

Notably, the width of 1st and N+1th regions is 0.5 VC, while that of the others is VC. This arrangement is designed to prevent misjudging the region of ea(t), particularly at the vicinity of the converter output level.

An example of five-level converter is shown in Fig. 4 to demonstrate the relationship between the output voltage levels and grid voltage regions. In this figure, eamax and eamin are the peak and trough values of ea(t), respectively; L0 to L4 are the five output voltage levels of the MMC; and V(t) represents the corresponding regions. The adjacent levels generating UAN in a specific region are grouped in common parentheses (e.g., working levels (L2, L4) implies V(t) = 4).

Fig. 4.Output voltage levels and grid voltage regions of five-level converter.

In addition, Fig. 4 presents the operation of the designed five-level MMC under the hysteresis current tracking control. When grid voltage ea(t) exists in certain regions, the following cases emerge: 1) if △ij exceeds the upper threshold (D(t) = 0), the MMC output voltage will be controlled to Uda2(t) to reverse the current rising trend; 2) if △ij decreases below the lower threshold (D(t)= 1), the MMC output voltage will be set to Uda1(t). Hence, the relationships of D(t), V(t), and Uda(t) can be summarized as denoted in Table II, where Uda1(t) and Uda2(t) (Uda1(t) > Uda2(t)) in each voltage partition represent the MMC output levels during the rise T1 and fall times T2, respectively.

TABLE IIRELATIONSHIPS OF D(T), V(T), AND UDA(T)

Table II suggests that the number of the inserted lower arm SMs of the MMC is equal to N(t) [21].

B. Performance Analysis

The proposed method is further analyzed by evaluating the hysteresis control in a short-term period T, which consists of T1 and T2. By assuming that the switching frequency is sufficiently high and that the influence of fundamental frequency is ignored, the switching rise and fall times can be expressed as follows:

Accordingly, the output current frequency is

By combining the previous analysis in Table II, the below expressions are derived.

Equations (21) to (23) indicate that the switching frequency of PWM signals for hysteresis control shows great uncertainty with a constant hysteresis width h. This issue induces difficulties in selecting switching devices and assessing system performance.

C. Quasi-Fixed-Frequency Hysteresis Current Tracking Control

The above challenges are tackled in this section by presenting the proposed QHCTC, which aims to obtain a fixed output current ripple frequency by controlling hysteresis width h in real-time. A brief scheme of QHCTC is illustrated in Fig. 5, where S/H represents the sample and hold function.

Fig. 5.Scheme of the quasi-fixed-frequency hysteresis current tracking control.

As depicted in Fig. 5, the MMC control system has two control loops, which are the outer DC voltage and the inner current control loops. The outer loop provides current references for the inner loop to utilize QHCTC, which adjusts the closed-loop current and transforms the current reference signals into corresponding PWM switching signals. These tasks can be performed with the following procedures: 1) calculate the deviation currents △ia, △ib, and △ic with (13); 2) generate D(t) by comparing the deviation currents and hysteresis width h in (24); 3) obtain N(t) with (17). D(t), V(t) , and N(t) are all available; hence, the proposed QHCTC can be implemented. From (20), hysteresis width h can be acquired as follows:

where fM is a fixed-frequency square wave similar to the system sample frequency.

In this study, the control process is simplified by expressing the calculation of (17) with the true value table. Consequently, the system efficiency is expected to be improved. In this case, the Virtual Sub-Module (VSM) [14,20] is implemented, in which the driving signals are directly mapped from VSMs to RSMs. An N = 4 example is illustrated, where the PWM signals of VSMs are arranged according to (17) and are listed in Table III. The VSMs of lower/upper arms are numbered from 1’ to 2N’; 0 and 1 stand for “OFF” and “ON” status, respectively. The hysteresis result D(t) is assigned to VSM 5’ and VSM 6’ when V(t) is equal to 2 to 4, and /D(t) denotes the negated D(t).

TABLE IIITRUE VALUE TABLE OF THE LOWER ARM VSMS

 

IV. BALANCE CONTROL SCHEME

In this section, the issue of balancing arm capacitor voltages, which has not been covered in the above analysis, is solved by balancing the capacitor voltage of the upper/lower arm and the voltage between the upper and lower arms with VLM and AVB, respectively.

A. Capacitor Voltage Balance Control

VLM is applied to balance the arm capacitor voltage in each arm. VLM has been successfully used with PDPWM to balance the capacitor voltages of SMs [20]. The principle of VLM is to use a count-up counter CM for mapping VSMs to RSMs. The working frequency of CM can be set as required (in this paper, it is set as 50 Hz), and its counting range is from 0 to N-1. The entire mapping process has been technically addressed by [14] and [20]. With this method, the capacitor voltage can be efficiently balanced in case of system symmetry (Selective Virtual Loop Mapping can also be used to acquire the capacitor voltage dynamic balance even if MMC loses its symmetry, but this issue is not the focus of this research).

After implementing VLM, the PWM signals will periodically combine the components of the fundamental and high order frequencies (e.g., fixed frequency fM). This instance is the reason why the proposed method is named as “quasi-fixed-frequency hysteresis current tracking control.”

B. Arm Voltage Balance Control

Apart from the unbalance voltage issue of a single arm, the unbalance voltages over the upper and lower arms should also be considered in MMC design. The unbalance voltages over the arms are mainly derived from the difference of energy losses among the arms and the zero drift error of MMC output current. Traditionally, the voltages of the arms are balanced by adding compensation into modulation signals [7]. This method, however, has the following disadvantages: 1) it is complex; 2) it requires PI controllers, which may reduce the robustness of the system; 3) its output waveform can be easily distorted; 4) it cannot be applied in hysteresis control. Therefore, this study implements the AVB [23]-[25] control method to address the abovementioned drawbacks. The block diagram of AVB is displayed in Fig. 6, where Ujp and Ujn are the sum of the upper and lower arm capacitor voltages (j = a, b, c), respectively, and they can be replaced by capacitor voltages Ucp and Ucn in the single phase MMC.

Fig. 6.Arm voltage balance control.

In Fig. 6, the arm voltage balance correction signal △Ij_ref is generated by a PI controller, the input of which is the difference between Ujp and Ujn, and is added to the current reference Ij_ref, that can acquire the balance between Ujp and Ujn..

 

V. SIMULATIONS

The proposed method is validated by implementing a simulation on the single-phase five-level MMC model. The schematic figure of the tested prototype is shown in Fig. 7 [20]. As depicted in Fig. 7, the model has four SMs in one arm, and the ground point is directly connected to the midpoint of two DC sources. In this case, ea(t) can be the grid voltage or the voltage across the load. The related system parameters are those specified in Table IV, in which the SM capacitor voltage is set as an average value and the influence of voltage ripple is neglected.

Fig. 7.Prototype of a single phase MMC.

TABLE IVSIMULATION PARAMETERS

Fig. 8 shows the relationships of grid voltage ea(t), corresponding V(t), and hysteresis width h during 0.03 s to 0.06 s. Hysteresis width h is variable; thus, five regions (–400, –300), (–300, –100), (–100, 100), (100, 300), (300, 400) evidently exist, as indicated by V(t) = 1 to V(t) = 5, respectively.

Fig. 8.Relationships of ea(t), V(t), and h.

Fig. 9 indicates the relationships among V(t), Uda1(t), and Uda2(t). In particular, this figure demonstrates that Uda1(t)>Uda2(t) holds in general, but the difference between Uda1(t) and Uda2(t) varies. Moreover, if V(t) is equal to 1 or 5, the voltage difference is Vc; otherwise, the voltage difference is 2Vc.

Fig. 9.V(t) and the corresponding MMC output levels Uda1(t) and Uda2(t).

Fig. 10 presents the consequences of the proposed QHCTC. In particular, the MMC output voltage with reference current Ia_ref and MMC output current Ia are shown in Figs. 10(a) and (b), respectively. Meanwhile, Fig. 10(c) is the zoomed results of Fig. 10(b) from 0.04 s to 0.042 s, indicating that the actual current can efficiently follow the reference current with a fixed-frequency.

Fig. 10.Consequence of QHCTC: (a) Ua(t), (b) Iaref, and Ia, (c) and zoomed results between 0.04 and 0.042 s.

Figs. 11(a) to (d) exhibit the PWM signals of RSMs 1 to 4 in the upper arm. These figures particularly illustrate that the frequency components in each PWM signal have two kinds, namely, the low-frequency and fixed high-frequency components. The low-frequency component depends on the PWM signals continuity, as specified in Table III. For example, when V(t) is equal to 1, 2, and 3, the PWM signals of VSMs 4’ are all working in “1” state, whereas the PWM signals of VSMs 4’ are working in “0” statewhen V(t) is equivalent to 4 and 5. Meanwhile, the high frequency component of PWM 4 is zoomed in Fig. 11(e), and its frequency is about 5 kHz, which is equal to fM. A 0.02 s delay exists among these PWM signals due to the 50 Hz counter frequency of VLM.

Fig. 11.PWM signals of SMs 1 to 4 between 0 and 0.12 s. (a) PWM1; (b) PWM2; (c) PWM3; (d) PWM4; (e) Zoomed PWM4 between 0.08 and 0.09 s.

Fig. 12 is the spectrum of Ia. In this case, THD is about 3.07%, and the main frequency component is concentrated at nearly 5 kHz.

Fig. 12.Spectrum of output current Ia.

 

VI. EXPERIMENTS

The feasibility of the proposed method is further verified by conducting single-phase experiments under low voltage on an MMC test bench. This time, grid voltage source ea(t) is replaced with a 15 Ω resistor. The experimental parameters are listed in Table V.

TABLE VEXPERIMENTAL PARAMETERS

Fig. 13(a) shows the output voltage and current of the MMC in the case of five-level modulation, and Fig. 13(b) depicts the corresponding zoomed region of Fig. 13(a).

Fig. 13.(a) Output voltage and current of the experimental system. (b) Zoomed voltage and current waveforms of the experimental system.

Fig. 14 reveals the output waveforms between PDPWM (VLM is used) and QHCTC. In particular, this figure evidently demonstrates that the latter has a smoother current waveform, particularly in the vicinity of the peak output current.

Fig. 14.Output voltage and current of the experimental system.

Fig. 15(a) describes the output voltage and corresponding PWM signal of one SM, and Fig. 15(b) is the corresponding zoomed region.

Fig. 15.(a) Output voltage and PWM signal. (b) Zoomed voltage and PWM signal waveforms.

Meanwhile, Fig. 16 shows the MMC output voltage and current waveforms when the reference current amplitude and phase transitions simultaneously occur. The reference current amplitude changes from 6.2 A to 4 A, accompanied by a 90° phase shift. The result of the test indicates that the actual output current can rapidly track the reference current and demonstrates the high dynamic response capability of the proposed method.

Fig. 16.Output voltage and current of the experimental system in the condition of the reference current’s amplitude and phase transition

In this experiment, the arm voltage balance control is also tested with the existence of some zero drift in the output current sensor. Fig. 17(a) illustrates the output voltage and current when the lower arm voltage is greater than the upper arm voltage. The output voltage and current distortion evidently occur in 17(a). Meanwhile, Fig. 17(b) presents the variation processes of the output voltage and current when the arm voltage control is applied. The results of the test show that the unbalance voltage of arms is effectively corrected.

Fig. 17.(a) Output voltage and current when arm voltage loses balance. (b) Output voltage and current when arm voltage control is adopted.

 

VII. CONCLUSIONS

This study proposes a new QHCTC strategy for MMCs based on the non-average voltage partition principle. The inserted number of the MMC lower arm SMs N(t) is presented by derivation. By implementing both VLM and AVB, the capacitors’ voltages of the upper/lower arms are efficiently balanced.

The proposed method is designed for any number and levels of SMs, and its validity is verified with the experimental results on a single-phase five-level MMC prototype.

References

  1. S. P. Teeuwsen, "Modeling the Trans Bay Cable Project as voltage-sourced converter with modular multilevel converter design." in IEEE PES General Meeting, 2011.
  2. E. Solas, G. Abad, J. Barrena, S. Aurtenetxea, A. Carcar, and L. Zajac, "Modular multilevel converter with different submodule concepts - Part I: capacitor voltage balancing method," IEEE Trans. Ind. Electron., Vol. 60, No. 10, pp. 4525-4535, Oct. 2013. https://doi.org/10.1109/TIE.2012.2210378
  3. E. Solas, G. Abad, J. Barrena, S. Aurtenetxea, A. Carcar, and L. Zajac, "Modular multilevel converter with different subomodule concepts - Part II: experimental validation and comparison for HVDC application." IEEE Trans. Ind. Electron., Vol. 60, No. 10, pp. 4536-4545, Oct. 2013. https://doi.org/10.1109/TIE.2012.2211431
  4. G. Bergna, E. Berne, P. Egrot, P. Lefranc, A. Arzandé, J. Vannier, and M. Molinas, "An energy-based controller for HVDC modular multilevel converter in decoupled double synchronous reference frame for voltage oOscillation reduction," IEEE Trans. Ind. Electron., Vol. 60, No. 6, pp. 2360-2371, Jun. 2013. https://doi.org/10.1109/TIE.2012.2225397
  5. H. Saad, J. Peralta, S. Dennetiere, J. Mahseredjian, J. Jatskevich, J. A. Martinez, A. Davoudi, M. Saeedifard, V. Sood, X. Wang, J. Cano, and Ali Mehrizi-Sani, "Dynamic averaged and sSimplified models for MMC-based HVDC transmission systems," IEEE Trans. Power Del., Vol. 28, No. 3, pp. 1723-1730, Jul. 2013. https://doi.org/10.1109/TPWRD.2013.2251912
  6. G. Bergna, E. Berne, P. Egrot, P. Lefranc, A. Amir, J. Vannier, and M. Molinas, "An energy-based controller for HVDC modular multilevel converter in decoupled double synchronous reference frame for voltage oscillations reduction," IEEE Trans. Ind. Electron., Vol. 60, No. 6, pp. 2360-2371, Jun. 2013. https://doi.org/10.1109/TIE.2012.2225397
  7. M. Hagiwara, K. Nishimura, and H. Akagi, "A mediumb -voltage motor drive with a modular multilevel PWM inverter," IEEE Trans. Power Electron, Vol. 25, No. 7, pp. 1786-1799, Jul. 2010. https://doi.org/10.1109/TPEL.2010.2042303
  8. H. P. Mohammadi, and M. T. Bina, "A transformerless medium-voltage STATCOM topology based on extended modular multilevel converters," IEEE Trans. Power Electron, Vol. 26, No. 5, pp. 1534-1545, May 2011. https://doi.org/10.1109/TPEL.2010.2085088
  9. M. Hagiwara, R. Maeda, and H. Akagi. "Negative -sequence reactive-power control by a PWM STATCOM based on a modular multilevel cascade converter (MMCC-SDBC)," IEEE Trans. Ind. Appl., Vol. 48, No. 2, pp. 720-729, Apr. 2012. https://doi.org/10.1109/TIA.2011.2182330
  10. S. Rajasekar and R. Gupta, "Solar photovoltaic power conversion using modular multilevel converter," in Proc. Engineering and Systems (SCES 2012), 2012.
  11. F. T. Ghetti, A. A. Ferreira1, H. A. C. Braga, and P. G. Barbosa, "A study of shunt active power filter based on modular multilevel converter (MMC)," in Proc. 10th IEEE /IAS Industry Applications (INDUSCON 2012), 2012.
  12. N. Ahmed, A. Haider, L. Angquist, and H.-P. Nee, "M2C -based MTDC system for handling of power fluctuations from offshore wind farms," in Proc. IET Renewable Power Generation (RPG 2011), 2011.
  13. S. Rohner, S. Bernet, M. Hiller, and R. Sommer, "Modulation, loses, and semiconductor requirements of modular multilevel converters," IEEE Trans. Ind. Electron., Vol. 57, No. 8, pp. 2633-2642, Aug. 2010. https://doi.org/10.1109/TIE.2009.2031187
  14. J. Mei, K. Shen, B. Xiao, and L. Tolbert, "A new selective loop bias mapping phase disposition PWM with dynamic voltage balance capability for modular multilevel converter," IEEE Trans. Ind. Electron., Vol. 61, No. 2, pp. 798-807, Feb. 2013.
  15. Q. Tu, Z. Xu, and W. Yao, "Selecting number of voltage levels for modular multilevel converter based HVDC," Power System Protection and Control, Vol. 38, No. 20, pp. 33-38, 2010. (in Chinese)
  16. T. Ghennam, E. M. Berkouk, and B. Francois, "A novel space-vector current control based on circular hysteresis areas of a three-phase neutral-point-clamped inverter," IEEE Trans. Ind. Electron., Vol. 57, No. 8, pp. 2669-2678, Jul. 2010. https://doi.org/10.1109/TIE.2009.2035458
  17. A. Dey, P. P. Rajeevan, R. Ramchand, K. Mathew, and K. Gopakumar, "A space-vector-based hysteresis current controller for a general n-level inverter-fed drive with nearly constant switching frequency control," IEEE Trans. Ind. Electron., Vol. 60, No. 5, pp. 1989-1998, May 2013.
  18. H. Vahedi, E. Pashajavid, and K. Al-Haddad, "Fixed-band fixed-frequency hysteresis current control used In APFs," in Proc. 38th Annual Conference on IEEE Industrial Electronics Society (IECON 2012), pp. 5944-5948, 2012.
  19. A. Shukla, A. Ghosh, A. Joshi, "Hysteresis current control operation of flying capacitor multilevel inverter and its application in shunt compensation of distribution systems," IEEE Trans. Power Del., Vol. 22, No. 1, pp. 396-405, Jan. 2007. https://doi.org/10.1109/TPWRD.2006.877100
  20. J. Mei, B. Xiao, K. Shen, L. Tolbert, and J. Y. Zheng, "Modular multilevel inverter with new modulation method and its application to photovoltaic grid-connected generator," IEEE Trans. Power Electron, Vol. 11, pp, 5063-5073, May 2013.
  21. Y. Suresh, A. K. Panda, M. Suresh, "Real-time implementation of adaptive fuzzy hysteresis-band current control technique for shunt active power filter," IET Power Electron., Vol. 5, No. 7, pp. 1188-1195, May 2012. https://doi.org/10.1049/iet-pel.2011.0371
  22. L. Zhang, M. J. Waite, and B. Chong, "Three-phase four-leg flying-capacitor multi-level inverter-based active power filter for unbalanced current operation," IET Power Electron., Vol. 6, No. 1, pp. 153-163, Jan. 2013. https://doi.org/10.1049/iet-pel.2012.0317
  23. M. Hagiwara and H. Akagi, "Control and experiment of pulsewidth- modulated modular multilevel converters," IEEE Trans. Power Electron., Vol. 24, No. 7, pp. 1737-746, Jul. 2009. https://doi.org/10.1109/TPEL.2009.2014236
  24. H. Akagi, "Classification, terminology, and application of the modular multilevel cascade converter (MMCC)," IEEE Trans. Power Electron., Vol. 26, No. 11, pp. 3119-3130, Nov. 2011. https://doi.org/10.1109/TPEL.2011.2143431
  25. K. Wang, Y. Li, Z. Zheng, and L. Xu, "Voltage balancing and fluctuation suppression method of floating capacitors in a new modular multilevel converter," IEEE Trans. Ind. Electron., Vol. 60, No. 5, pp. 1943-1954, May 2013. https://doi.org/10.1109/TIE.2012.2201433

Cited by

  1. Balancing Control Schemes for Modular Multilevel Converters Using Virtual Loop Mapping With Fault Tolerance Capabilities vol.63, pp.1, 2016, https://doi.org/10.1109/TIE.2015.2472356