DOI QR코드

DOI QR Code

Wafer Level Package Design Optimization Using FEM

공정시간 및 온도에 따른 웨이퍼레벨 패키지 접합 최적설계에 관한 연구

  • Ko, Hyun-Jun (Graduate School of NID Fusion Technology, Seoul National University of Science Technology) ;
  • Lim, Seung-Yong (Graduate School of NID Fusion Technology, Seoul National University of Science Technology) ;
  • Kim, Hee-Tea (School of Mechanical Design and Automation Engineering, Seoul National University of Science Technology) ;
  • Kim, Jong-Hyeong (School of Mechanical Design and Automation Engineering, Seoul National University of Science Technology) ;
  • Kim, Ok-Rae (Korea Institute of Industrial Technology)
  • Received : 2014.03.10
  • Accepted : 2014.05.27
  • Published : 2014.06.15

Abstract

Wafer level package technology is added to the surface of wafer circuit packages to create a semiconductor technology that can minimize the size of the package. However, in conventional packaging, warpage and fracture are major concerns for semiconductor manufacturing. We optimized the wafer dam design using a finite element method according to the dam height and heat distribution thermal properties. The dam design influences the uniform deposition of the image sensor and prevents the filling material from overflowing. In this study, finite element analysis was employed to determine the key factors that may affect the reliability performance of the dam package. Three-dimensional finite element models were constructed using the simulation software ANSYS to perform the dam thermo-mechanical simulation and analysis.

Keywords

References

  1. Schmidt, M. A., 1998, Wafer-to-wafer bonding for microstructure formation, Proc. of the IEEE 86:8 1575-1585. https://doi.org/10.1109/5.704262
  2. Harendt, C., Graf G., Hofflinger, B., Penteker, J. E., 1992, Silicon fusion bonding and its characterization, Micromech Microeng. 2 113-116. https://doi.org/10.1088/0960-1317/2/3/001
  3. Niklaus, F., Enoksson, P., Griss, P., Kalvesten, E., Stemme, G., 2001, Low-temperature wafer-level transfer bonding, J. Microelectromech. Syst. 12 525-531.
  4. Rogers, T., Kowal, J., 1995, Selection of glass anodic bonding conditions and material compatibility for silicon-glass capacitive sensors, Sens Actuators A 46-47 113-120.
  5. Wiemer Maik, Jia Chenping, Toepper Michael, Hauck Karin., 2006, Wafer bonding with BCB and SU-8 for MEMS Packaging, Electronics system integration technology conference 1401-1405.
  6. Jeon Insu, Kang K. J., Im, S. Y., 2008, Stress intensities at the triple junction of a multi level thin-film package, Microelectronics Reliavility 48 749-756. https://doi.org/10.1016/j.microrel.2007.12.004
  7. Bilenberg, B., Nielsen, T., 2004, PMMA to SU-8 bonding for polymer based lab-on-a-chip system with integrated opics, Journal of Micromechanics and Microengineering 14 814-818. https://doi.org/10.1088/0960-1317/14/6/008
  8. Pan C. T., Cheng, P. J., 2005, Intermediate wafer level bonding and interface behavior, Microelectronics Reliablility 45 657-663. https://doi.org/10.1016/j.microrel.2004.10.019
  9. Conradie, E. H., Moore, D. F., 2002, SU-8 thick photoresist processing as a functional material for MEMS applications, Journal of Micromechanics and Microengineering 12 368-37. https://doi.org/10.1088/0960-1317/12/4/303
  10. Park, J.-H., Koo, Y.-M., Kim, E.-k., Kim., G.-S., 2009, A reliability and warpage of wafer level bonding for CIS device using polymer, Journal of the Microeletronics & Packaging Society 16:1 27-31.
  11. Kim, S. K., Kim, J.-Y., Jung, H.-D., Kim, J. H., 2009, Simulation of Thermal Fatigue under Different Mold Compound and Chip Size for Wafer Level Embedded SiP, Journal of the korean Society of Machine Tool Engineers 108-112.
  12. Song, C.-G., Kim, K.-H., Choa., S.-H., 2011, Warpage Study of Ultra Thin Package Used in Mobile Devices, Journal of the Microeletronics & Packaging Society 29:1 20-24. https://doi.org/10.5781/KWJS.2011.29.1.020