DOI QR코드

DOI QR Code

A 1.62/2.7/5.4 Gbps Clock and Data Recovery Circuit for DisplayPort 1.2 with a single VCO

  • Seo, Jin-Cheol (Department of Electronics Engineering, Inha University) ;
  • Moon, Yong-Hwan (Department of Electronics Engineering, Inha University) ;
  • Seo, Joon-Hyup (Department of Electronics Engineering, Inha University) ;
  • Jang, Jae-Young (Department of Electronics Engineering, Inha University) ;
  • An, Taek-Joon (Department of Electronics Engineering, Inha University) ;
  • Kang, Jin-Ku (Department of Electronics Engineering, Inha University)
  • Received : 2012.08.29
  • Accepted : 2013.03.01
  • Published : 2013.06.30

Abstract

In this paper, a clock and data recovery (CDR) circuit that supports triple data rates of 1.62, 2.7, and 5.4 Gbps for DisplayPort 1.2 standard is described. The proposed CDR circuit covers three different operating frequencies with a single VCO switching the operating frequency by the 3-bit digital code. The prototype chip has been designed and verified using a 65 nm CMOS technology. The recovered-clock jitter with the data rates of 1.62/2.7/5.4 Gbps at $2^{31}$-1 PRBS is measured to 7/5.6/4.7 $ps_{rms}$, respectively, while consuming 11 mW from a 1.2 V supply.

Keywords

References

  1. VESA, VESA DisplayPort Standard, Version 1, Revision 2, January 2010.
  2. Jae-Wook Yoo, Tae-Ho Kim, Dong-Kyun Kim, and Jin-Ku Kang, "A CMOS 5.4/3.24-Gbps Dual- Rate CDR with Enhanced Quarter-Rate Linear Phase Detector," ETRI Journal, vol.33, no.5, October 2011.
  3. Kyungyoul Min, Changsik Yoo, "A 1.62/2.7Gbps clock and data recovery with pattern based frequency detector for displayport,", IEEE Transactions on Consumer Electronics, vol.56, no.4, pp.2032-2036, November 2010. https://doi.org/10.1109/TCE.2010.5681067
  4. R. Yang and K. Chao, "A 155.52 Mbps-3.125 Gbps Continuous-Rate Clock and Data Recovery Circuit," IEEE Journal of Solid-State Circuits, vol. 41, pp. 1380-1390, June 2006. https://doi.org/10.1109/JSSC.2006.874328
  5. Lee W-Y, Hwang K-D, Kim L-S, "A 5.4/2.7/1.62- Gb/s Receiver for DisplayPort Version 1.2 With Multi-Rate Operation Scheme,", IEEE Transactions on Circuits and Systems I: Regular Papers, vol.PP, no.99, pp.1-9, August 2012.
  6. J. Lee and K.-C. Wu, "A 20-Gb/s Full-Rate Linear Clock and Data Recovery Circuit With Automatic Frequency Acquisition," IEEE Journal of Solid- State Circuits, vol. 44, no. 12, pp. 3590-3602, December 2009. https://doi.org/10.1109/JSSC.2009.2031042
  7. J. Savoj, B. Razavi, "A 10-Gb / s CMOS Clock and Data Recovery Circuit with a Half-Rate Linear Phase Detector," IEEE Journal of Solid-State Circuits, vol. 36, pp. 761-767, May 2001. https://doi.org/10.1109/4.918913
  8. VESA, VESA DisplayPort(R) PHY Compliance Test Specification, Version 1.2, June 2011.
  9. Agilent Technologies. Agilent J-BERT N4903B High-Performance Serial BERT User Guide. Available:http://cp.literature.agilent.com/litweb/pdf /N4903-91021.pdf

Cited by

  1. A Power-adjustable Fully-integrated CMOS Optical Receiver for Multi-rate Applications vol.20, pp.5, 2016, https://doi.org/10.3807/JOSK.2016.20.5.623