References
- Y. Zorian, "A Distributed BIST Control Scheme for Complex VLSI Devices", Proc. 11th IEEE VLSI Test Symposium, April 1993, pp. 4-9
- S. Wang, S. K. Gupta, "ATPG for Heat Dissipation Minimization During Test Application", International Test Conference 1994, pp 250-258
- F. Corno, P. Prinetto, M. Rebaudengo, M. Sonza Reorda, "A Test Pattern Generation methodology for low power consumption", VLSI Test Symposium, 1998. Proceedings. 16th IEEE, pp. 453 - 457
- P. Girard, C. Landraulault, S. Pravossoudovitch, D. Severac, "Reducing Power Consumption during Test Application by Test Vector Ordering", Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium, pp.296-299
- P. Girard L. Guiller, C. Landraulault, S. Pravossoudovitch, "A Test Vector Ordering Technique for Switching Activity Reduction during Test Operation", GLS '99 Proceedings of the ninth Lakes Symposium on VLSI , 1999
- P. Goel, "An Implicit Enumeration Algorithm to Generate Tests for Combinational Logic Circuits", IEEE Transactions on Computers, vol. C-30, pp.676-683, March 1981
- F. N. Najm,"Transition Density, a Stochastic Measure of Activity in Digital Circuits", ACM Design Automation Conference, pp. 655-649, June 1991
- A. P. Chandrakasan, R. W. Brodersen, "Low Power Digital CMOS Design", Kluwer Academic Publishers, 1995
- Laung-Terng Wang, Charles E. Stroud, and Nur A. Touba, "System on Chip Test Architectures Nanometer Design For Testability", Morgan Kaufmann Publishers, 2008
- Laung-Terng Wang, Cheng-Wen Wu, and Xiaoqing Wen, "VLSI Test Principles and Architectures Design For Testability", Morgan Kaufmann Publishers, 2006