References
- C. Duvvury, F. Carvajal, C. Jones, and D. Briggs, "Lateral DMOS design for ESD robustness," in IEDM Tech. Dig., pp.375-378, 1997
- M. P. J. Mergens, W. Wilkening, S. Mettler, H. Wolf, A. Stricker, and W. Fichtner, "Analysis of lateral DMOS power devices under ESD stress conditions," IEEE Trans. Electron Devices, Vol.47, No.11, pp.2128-2137, Nov. 2000 https://doi.org/10.1109/16.877175
- J.-H. Lee, J.-R. Shih, C.-S. Tang, K.-C. Liu, Y.- H.Wu, R.-Y. Shiue, T.-C. Ong, Y.-K. Peng, and J.- T. Yue, "Novel ESD protection structure with embedded SCR LDMOS for smart power technology," in Proc. IEEE Int. Reliability Physics Symp., 2002, pp. 156-161
- V. De Heyn, G. Groeseneken, B. Keppens, M. Natarajan, L. Vacaresse, and G. Gallopyn, "Design and analysis of new protection structures for smart power technology with controlled trigger and holding voltage," in Proc. IEEE Int. Reliability Physics Symp., pp.253-258, 2001
- E. Chwastek, "A new method for assessing the susceptibility of CMOS integrated circuits to latchup: The system-transient technique," in Proc. EOS/ESD Symp., pp.149-155, 1989
- R. Lewis and J. Minor, "Simulation of a system level transient-induced latchup event," in Proc. EOS/ESD Symp., pp.193-199, 1994
- Ming-Dou Ker and Kun-Hsien Lin, "The Impact of Low-Holding-Voltage Issue in High-Voltage CMOS Technology and the Design of Latchup-Free Power- Rail ESD Clamp Circuit for LCD Driver ICs," IEEE Jounal of Solid-State Circuits, Vol.40, No.8, pp.1751-1759, Aug. 2005 https://doi.org/10.1109/JSSC.2005.852046
- Kawamoto K. and Takahashi, I., "An advanced nosnapback LDMOSFET with optimized breakdown characteristics of drain n-n+ diodes," IEEE transactions on electron devices, Vol.51, No.9, 2004, pp.1432-1440 https://doi.org/10.1109/TED.2004.833591
- R. Merrill and E. Issaw, ESD design methodology, in Proceedings of EOS/ESD Symposium, pp.233, 1993
- L.Sponton, L.Cerati, G.Croce, G.Mura, S.Podda, M.Vanzi, G.Meneghesso, and E.Zanoni, "ESD Protection structures for 20V and 40V power supply suitable for BCD6 smart power technology," microelectronics reliability, Vol.42, pp.1303-1306, 2002 https://doi.org/10.1016/S0026-2714(02)00139-7
- ESD-STM5.1-2001, Standard Test Method For Component Level HBM Tester Waveform Verification Procedure; Electrostatic Discharge Association, Tome NY