DOI QR코드

DOI QR Code

A 1.2 V 7-bit 1 GS/s CMOS Flash ADC with Cascaded Voting and Offset Calibration

  • Published : 2008.12.30

Abstract

A 1.2 V 7-bit 1 GS/s CMOS flash ADC with an interpolation factor of 4 is implemented by using a $0.13\;{\mu}m$ CMOS process. A digital calibration of DC reference voltage is proposed for the $1^{st}$ preamp array to compensate for the input offset voltage of differrential amplifiers without disturbing the high-speed signal path. A 3-stage cascaded voting process is used in the digital encoder block to eliminate the conescutive bubbles up to seven completely, if the $2^{nd}$ preamp output is assumed to have a single bubble at most. ENOB and the power consumption were measured to be 5.88 bits and 212 mW with a 195 MHz $400\;mV_{p-p}$ sine wave input.

Keywords

References

  1. Cheng-Chung Hsu, et al, "A 7b 1.1 GS/s Reconfigurable Time-Interleaved ADC in 90 nm CMOS," VLSI Circuits, 2007 IEEE Symposium on, 14-16 June 2007 Page(s):66 - 67
  2. M. Choi and A. A. Abidi, "A 6-b 1.3 GSample/s A/D converter in 0.35-${\mu}m$ CMOS," IEEE JSSC, Vol. 36, No. 12, pp. 1847-1858, Dec. 2001
  3. G. Geelen, "A 6-bit 1.1 Gsample/s CMOS A/D converter," IEEE ISSCC, pp. 128-129, Feb. 2001
  4. C. W. Mangelsdort, "A 400-MHz Input Flash Converter with Error Correction," IEEE JSSC, Vol. 25, No. 1, pp. 184-191, 1990
  5. P. C. S. Scholtens and M. Vertregt, "A 6-b 1.6-Gsample/s flash ADC in -0.18-${\mu}m$ CMOS using averaging termination," IEEE JSSC, Vol. 37, No. 12, pp. 1599-1609, Dec. 2002
  6. G. M. Yin, F. Op't Eynde, and W. Sansen, "A High Speed CMOS Comparator with 8-bit Resolution," IEEE JSSC, Vol. 27, No. 2, pp. 208-211, Feb. 1992
  7. K. J. Wong and C. K. Yang, "Offset Compensation in Comparators With Minimum Input-Referred Supply Noise," IEEE JSSC, Vol. 39, No. 5, pp. 837-840, May 2004
  8. C. K. Yang, V. Stojanovic, S. Modjtahedi, M. A. Horowitz, and W. F. Ellersick, "Serial-link transceiver based on 8-Gsamples/s A/D and D/A converters in 0.25 ${\mu}m$ CMOS," IEEE JSSC, Vol. 36, No. 11, pp. 1684-1692, Nov. 2001
  9. B. Verbruggen, et al, "A 7.6 mW 1.75 GS/s 5 bit flash A/D converter in 90 nm digital CMOS," VLSI Circuits, 2008 IEEE Symposium on, pp. 14-15, 18-20 June 2008
  10. Sanghoon Hwang and Minkyu Song, "A Low-Noise and Small-Size DC Reference Circuit for High Speed CMOS A/D Converters," Journal of Semiconductor Technology and Science, Vol. 7, No. 1, pp. 43-50, Mar., 2007 https://doi.org/10.5573/JSTS.2007.7.1.043

Cited by

  1. 1V 1.6-GS/s 6-bit Flash ADC with Clock Calibration Circuit vol.16, pp.9, 2012, https://doi.org/10.6109/jkiice.2012.16.9.1847