Low-Power-Adaptive MC-CDMA Receiver Architecture

  • Hasan, Mohd. (Department of Electronics Engineering, Aligarh Muslim University) ;
  • Arslan, Tughrul (School of Engineering and Electronics, University of Edinburgh) ;
  • Thompson, John S. (School of Engineering and Electronics, University of Edinburgh)
  • 투고 : 2006.04.19
  • 발행 : 2007.02.28

초록

This paper proposes a novel concept of adjusting the hardware size in a multi-carrier code division multiple access (MC-CDMA) receiver in real time as per the channel parameters such as delay spread, signal-to-noise ratio, transmission rate, and Doppler frequency. The fast Fourier transform (FFT) or inverse FFT (IFFT) size in orthogonal frequency division multiplexing (OFDM)/MC-CDMA transceivers varies from 1024 points to 16 points. Two low-power reconfigurable radix-4 256-point FFT processor architectures are proposed that can also be dynamically configured as 64-point and 16-point as per the channel parameters to prove the concept. By tailoring the clock of the higher FFT stages for longer FFTs and switching to shorter FFTs from longer FFTs, significant power saving is achieved. In addition, two 256 sub-carrier MC-CDMA receiver architectures are proposed which can also be configured for 64 sub-carriers in real time to prove the feasibility of the concept over the whole receiver.

키워드