An FPGA Implementation of High-Speed Adaptive Turbo Decoder


초록

In this paper, we propose an adaptive turbo decoding algorithm for high order modulation scheme combined with originally design for a standard rate-1/2 turbo decoder for B/QPSK modulation. A transformation applied to the incoming I-channel and Q-channel symbols allows the use of an off-the-shelf B/QPSK turbo decoder without any modifications. Adaptive turbo decoder process the received symbols recursively to improve the performance. As the number of iterations increase, the execution time and power consumption also increase as well. The source of the latency and power consumption reduction is from the combination of the radix-4, dual-path processing, parallel decoding, and early-stop algorithms. We implemented the proposed scheme on a field-programmable gate array (FPGA) and compared its decoding speed with that of a conventional decoder. From the result of implementation, we confirm that the decoding speed of proposed adaptive decoding is faster than conventional scheme by 6.4 times.

키워드

참고문헌

  1. C. Berrou, A. Glavieux, and P.Thitimajshima, 'Near Shannon Limit Error-Correcting Code and Decoding: Turbo Codes', in Proc. Of ICC'93, 1993
  2. L. R. Bahl et al, 'Optimal Decoding of Linear Code for Minimizing Symbol Error Rate', Trans. on info. Theory, Vol. IT-20, pp.248-287, Mar. 1994
  3. S.S.Pietrobo, 'Implementation and Performance of a Turbo/MAP Decoder,' to be appear in International Journal of Satellite Communications
  4. Haruo Ogiwara, et al, 'Improvement of Turbo Trellis-Coded Modulation System', IEICE Trans. Fundamentals, vol.E81-A, No.10, October 1998