References
- Y. Zorian, S. Dey, and M. J. Rodgers, 'Test of Future System on Chips,' In Proceedings International Conference on Computer Aided Design, pp. 392 - 400, 2000 https://doi.org/10.1109/ICCAD.2000.896504
- Y. Zorian, 'A distributed BIST control scheme for complex VLSI devices,' In Proceedings VLSI Test Symposium, pp. 4-9, 1993 https://doi.org/10.1109/VTEST.1993.313316
- T. -L. Chou, K. Roy and S. Prasad, 'Estimation of circuit activity considering signal correlation and simultaneous switching,' In Proceeding IEEE International Conference of Computer-Aided Design, pp. 300-303, 1994
- R. M. Chou, K. K. Saluja and V. D. Agarwal, 'Scheduling tests for VLSI systems under power constraints,' IEEE Transactions on VLSI Systems, vol. 15, pp. 175-185, 1997 https://doi.org/10.1109/92.585217
- S. Wang and S. K. Gupta, 'LT-RTPG: A new test-per-scan BIST TPG for low heat dissipation,' In Proceedings International Test Conference, pp.85-94, 1999 https://doi.org/10.1109/TEST.1999.805617
- P. Girard, L. Guiller, C. Landrault and S. Pravossoudovitch, 'A test vector inhibiting technique for low energy BIST design,' In Proceedings IEEE VLSI Test Symposium, pp.407-412, 1999 https://doi.org/10.1109/VTEST.1999.766696
- F. Corno, M. Rebaudengo and M. S. Reorda, 'Low power BIST via nonlinear hybrid cellular automata,' In Proceedings IEEE VLSI Test Symposium, pp. 29-34, 2000
- S. Wang and S. K. Gupta, 'ATPG for heat dissipation minimization during scan testing,' In Proceedings Design Automation Conference, pp. 614-619, 1997 https://doi.org/10.1145/266021.266298
- V. Dabholkar, S. Chakravarty, I. Pomeranz and S. M. Reddy, 'Techniques for minimizing power dissipation in scan and combinational circuits during test application,' IEEE Transaction on Computer-Aided Design, vol. 17, pp. 1325-1333, 1998 https://doi.org/10.1109/43.736572
- R. Sankaralingam, R. R. Oruganti and N. A. Touba, 'Static compaction techniques to control scan vector power dissipation,' In Proceedings IEEE VLSI Test Symposium, pp. 35-40, 2000 https://doi.org/10.1109/VTEST.2000.843824
- I. Hamzaoglu and J. H. Patel, 'Test set compaction algorithms for combinational circuits,' In Proceedings International Conference on Computer Aided Design, pp. 283-289, 1998 https://doi.org/10.1145/288548.288615
- I. Pormeranz, L. Reddy, and S. Reddy, 'Compactest: A method to generate compact test set for combinational circuits,' IEEE Transactions on Computer Aided Design, Vol. 12, pp. 1040-1049, 1993 https://doi.org/10.1109/43.238040
- M. Ishida, D. S. Ha, and T. Yamaguchi, 'Compact: A hybrid method for compressing test data,' In Proceedings IEEE VLSI Test Symposium, pp. 62 - 69, 1998 https://doi.org/10.1109/VTEST.1998.670850
- A. Chandra and K. Chakrabarty, 'Frequency-Directed Run-Length(FDR) Codes with Application to System on a Chip Test Data Compression,' In Proceedings IEEE VLSI Test Symposium, pp. 114 - 121, 2001 https://doi.org/10.1109/VTS.2001.923416
- A. Chandra and K. Chakrabarty, ' System-on-a-Chip Test Data Compression and Decompression Architectures Based on Golomb Codes,' IEEE Transactions on Computer Aided Design, Vol. 20, pp. 113 - 120, 2001
- A. El-Maleh, S. al Zahir, and E. Khan, 'A Geometric Primitives Based Compression Scheme for Tesing System-on-Chip,' In Proceedings for IEEE VLSI Test Symposium, pp. 114 - 121, 2001
- V. Iyengar, K. Chakrabarty and B. Murray, 'Deterministic Built In Pattern Generation for Sequential Circuits,' Journal of Electronics Testing : Theory and Applications, Vol. 15, pp. 97 - 114, 1999 https://doi.org/10.1023/A:1008384201996
- A. Jas, J. Ghosh-Dastidar, and N. A. Touba, 'Scan Vector Compression/Decompression Using Statical Coding,' In Proceedings IEEE VLSI Test Symposium, pp. 114 - 121, 1999 https://doi.org/10.1109/VTEST.1999.766654
- A. Jas and N. Touba, 'Test Vector Decompression Via Cyclical Scan Chains and Its Application to Testing Core Based Designs,' In Proceedings IEEE International Test Conference, pp. 458 - 464, 1998 https://doi.org/10.1109/TEST.1998.743186
- A. Jas and N. Touba, 'Using Embedded Processor for Efficient Deterministic Testing of System-on-Chip,' In Proceedings International Conference on Computer Design, pp. 418 - 423, 1999 https://doi.org/10.1109/ICCD.1999.808576
- P. Y. Gonciari, B. M. Al-Hashimi, and N. Nicolici, 'Improving Compression Ratio, Area Overhead, and Test Application Time for System-on-a-Chip Test Data Compression/Decompression,' In Proceedings Design, Automation and Test in Europe Conference and Exhibition, pp. 604-611., 2002 https://doi.org/10.1109/DATE.2002.998363
- A. Chandra and K. Chakrabarty, 'Low-power scan testing and test data compression for System-on-a-Chip,' IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 21, pp.597-604, 2002 https://doi.org/10.1109/43.998630
- C. A. Chen and S. K. Gupta, 'Efficient BIST TPG Design and Test Set Compaction via Input Reduction,' IEEE Transactions on Computer Aided Design of Integrated Circuit and Systems, Vol. 17, pp., 1998 https://doi.org/10.1109/43.712101
- D. Heidel, S. Dhong, P. Hofstee, M. Immediato, K. Nowka, J. Silaberman, and K. Stawiasz, 'High-speed Serialiazing/Deserializing Design-for-Test Methods for Evaluating a 1 GHz Microprocessor,' In Proceedings IEEE VLSI Test Symposium, pp. 234 - 238, 1998