An 128-phase PLL using interpolation technique

  • Hayun Chung (School of Electrical Engineering and Computer Science, Seoul National University) ;
  • Jeong, Deog-kyoon (School of Electrical Engineering and Computer Science, Seoul National University) ;
  • Kim, Wonchan (School of Electrical Engineering and Computer Science, Seoul National University)
  • 발행 : 2003.12.01

초록

This paper presents an 125MHz, 128-phase phase-locked loop using interpolation technique for digital timing recovery. To reduce the power consumption and chip area, phase interpolation was performed over only selected windows, instead of overall period. Four clocks were used for phase interpolation to avoid the output jitter increase due to the interpolation clock (clock used for phase interpolation) switching. Also, the output clock was fed back to finite-state machine (FSM) where the multiplexer selection signals are generated to eliminate the possible output glitches. The PLL implemented in a $0.25\mu\textrm{m}$ CMOS process and dissipates 80mW at 2.5V supply and occupies $0.84\textrm{mm}^2.

키워드

참고문헌

  1. S. Sidiropoluos et al., A semi-digital DLL, IEEE J. SolidState Circuits, vol. 32, pp. 1683-1692, Nov. 1999 https://doi.org/10.1109/4.641688
  2. B.W. Garlepp et al., 'A Portable DLL architecture for CMOS Interface Circuits', Symp. On VLSI Circuits, pp.214-215. Jun. 1998 https://doi.org/10.1109/VLSIC.1998.688089
  3. K. Nakamura et al., A CMOS 50% duty cycle repeater using complementary phase blending, IEEE Symp. VLSI Circuits Dig. Tech. Papers, pp. 48-49, June. 2000 https://doi.org/10.1109/VLSIC.2000.852847