Proceedings of the IEEK Conference (대한전자공학회:학술대회논문집)
- 2006.06a
- /
- Pages.465-466
- /
- 2006
Adaptive current-steering analog duty cycle corrector with digital duty error detection
디지털 감지기를 통해 전류 특성을 조절하는 아날로그 듀티 사이클 보정 회로
- Choi, Hyun-Su (School of Information and Communication Engineering, Sungkyunkwan University) ;
- Kim, Chan-Kyung (School of Information and Communication Engineering, Sungkyunkwan University) ;
- Kong, Bai-Sun (School of Information and Communication Engineering, Sungkyunkwan University) ;
- Jun, Young-Hyun (DRAM Design Team2, Memory Division, Samsung Electronics)
- Published : 2006.06.21
Abstract
In this paper, novel analog duty cycle corrector (DCC) with a digital duty error detector is proposed. The digital duty error detector measures the duty error of the clock and converts it into a digital code. This digital code is then used to accurately correct the duty ratio by adaptively steering the charge-pump current. The proposed duty cycle corrector was implemented using an 80nm DRAM process with 1.8V supply voltage. The simulation result shows that the proposed duty cycle corrector improves the settling time up to
Keywords