고전압 4H-SiC DiMOSFET 제작을 위한 최적화 simulation

Optimization simulation for High Voltage 4H-SiC DiMOSFET fabrication

  • 김상철 (한국전기연구원 전력반도체연구그룹) ;
  • 방욱 (한국전기연구원 전력반도체연구그룹) ;
  • 김남균 (한국전기연구원 전력반도체연구그룹) ;
  • 김은동 (한국전기연구원 전력반도체연구그룹)
  • 발행 : 2004.07.05

초록

This paper discribes the analysis of the I-V characteristics of 4H-SiC DiMOSFET with single epi-layer Silicon Carbide has been around for over a century. However, only in the past two to three decades has its semiconducting properties been sufficently studied and applied, especially for high-power and high frequency devices. We present a numerical simulation-based optimization of DiMOSFET using the general-purpose device simulator MINIMIS-NT. For simulation, a loin thick drift layer with doping concentration of $5{\times}10^{15}/cm^3$ was chosen for 1000V blocking voltage design. The simulation results were used to calculate Baliga's figure of Merit (BFOM) as the criterion structure optimization and comparison.

키워드