Design of Interface Bridge in IP-based SOC

  • 정휘성 (연세대학교 전기전자공학과) ;
  • 양훈모 (연세대학교 전기전자공학과) ;
  • 이문기 (연세대학교 전기전자공학과)
  • Published : 2001.06.01

Abstract

As microprocessor and SOC (System On a Chip) performance moves into the GHz speed, the high-speed asynchronous design is becoming challenge due to the disadvantageous power and speed aspects in synchronous designs. The next generation on-chip systems will consist of multiple independently synchronous modules and asynchronous modules for higher performance, so the interface module for data transfer between multiple clocked IPs is designed with Xilinx FPGA and simulated with RISC microprocessor.

Keywords