Design of Low Voltage/Low Power High performance Barrel Shifter

저전압/저전력 고성능 배럴 쉬프터의 설계

  • 조훈식 (단국대학교 전자공학과) ;
  • 손일헌 (단국대학교 전자공학과)
  • Published : 1998.10.01

Abstract

The architecture and circuit design of low voltage, high performance barrel shifter is proposed in this paper. The proposed architecture consists of two arrays for byte and bit rotate/shift to perform 32-bit operation and is preferred for even bigger data length as it can be adapted for 64-bit extention with no increase of number of stages. NORA logic structure was used for circuit implementation to achieve the best performance in terms of speed, power and area. The complicated cloking control has been resolved with the ingenious design of clock dirver. The circuit simulation results in 3.05ns delay, 9.37㎽ power consumption at 1V, 160MHz operation when its implemented in low power $0.5\mu\textrm{m}$ CMOS technology.

Keywords