• Title/Summary/Keyword: offset boosting

Search Result 3, Processing Time 0.018 seconds

UTILIZING COUPLING STRATEGY TO GENERATE A NEW SIMPLE 7D HYPERCHAOTIC SYSTEM AND ITS CIRCUIT APPLICATION

  • Saad Fawzi Al-Azzawi
    • Communications of the Korean Mathematical Society
    • /
    • v.39 no.2
    • /
    • pp.547-562
    • /
    • 2024
  • By utilizing coupling the strategy in the 5D Sprott B system, a new no equilibrium 7D hyperchaotic system is introduced. Despite the proposed system being simple with twelve-term, including solely two cross product nonlinearities, it displays extremely rich dynamical features such as hidden attractors and the dissipative and conservative nature. Besides, this system has largest Kaplan-Yorke dimension compared with to the work available in the literature. The dynamical properties are fully investigated via Matlab 2021 software from several aspects of phase portraits, Lyapunov exponents, Kaplan-Yorke dimension, offset boosting and so on. Moreover, the corresponding circuit is done through Multisim 14.2 software and preform to verify the new 7D system. The numerical simulations wit carryout via both software are agreement which indicates the efficiency of the proposed system.

Design of Low-Power Programmable Gain Amplifier with DC-offset Cancellation (직류 오프셋 제거 기능을 가진 저 전력 PGA 설계)

  • Kim, Cheol-Hwan;Seong, Myeong-U;Choi, Seong-Kyu;Choi, Geun-Ho;Kim, Shin-Gon;Han, Ki-Jung;Rastegar, Habib;Ryu, Jee-Youl;Noh, Seok-Ho
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2014.10a
    • /
    • pp.299-301
    • /
    • 2014
  • 본 논문에서는 직류 오프셋 (DC-offset) 제거 기능을 가진 저 전력 자동 이득 조절 증폭기 (PGA, Programmable Gain Amplifier)를 제안한다. 이러한 회로는 직류 오프셋 문제점을 해결하기 위해 기존의 gm-boosting 증폭기를 변형한 디지털 이득 제어 방식으로 설계되어 있기 때문에 우수한 선형성을 가진다. 또한 특수 목적에 맞도록 그 이득을 6dB에서 60dB까지 7단계로 조절 가능하며, 밀러효과를 이용한 AC-coupling 방식으로 큰 값의 유동적인 커패시터와 저항을 구현하여 직류 오프셋을 제거한다. 제안한 PGA는 기존 회로에 비해 0.2dB 보다 작은 이득오차와 0.47mW의 낮은 소비전력 특성을 보였다.

  • PDF

A 10-bit 40-MS/s Low-Power CMOS Pipelined A/D Converter Design (10-bit 40-MS/s 저전력 CMOS 파이프라인 A/D 변환기 설계)

  • Lee, Sea-Young;Yu, Sang-Dae
    • Journal of Sensor Science and Technology
    • /
    • v.6 no.2
    • /
    • pp.137-144
    • /
    • 1997
  • In this paper, the design of a 10-bit 40-MS/s pipelined A/D converter is implemented to achieve low static power dissipation of 70 mW at the ${\pm}2.5\;V$ or +5 V power supply environment for high speed applications. A 1.5 b/stage pipeline architecture in the proposed ADC is used to allow large correction range for comparator offset and perform the fast interstage signal processing. According to necessity of high-performance op amps for design of the ADC, the new op amp with gain boosting based on a typical folded-cascode architecture is designed by using SAPICE that is an automatic design tool of op amps based on circuit simulation. A dynamic comparator with a capacitive reference voltage divider that consumes nearly no static power for this low power ADC was adopted. The ADC implemented using a $1.0{\mu}m$ n-well CMOS technology exhibits a DNL of ${\pm}0.6$ LSB, INL of +1/-0.75 LSB and SNDR of 56.3 dB for 9.97 MHz input while sampling at 40 MHz.

  • PDF