• 제목/요약/키워드: hierarchical bitline

검색결과 1건 처리시간 0.014초

Cell Signal Distribution Characteristics For High Density FeRAM

  • Kang, Hee-Bok;Park, Young-Jin;Lee, Jae-Jin;Ahn, Jin-Hong;Sung, Man-Young;Sung, Young-Kwon
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • 제4권3호
    • /
    • pp.222-227
    • /
    • 2004
  • The sub-bitline (SBL) sensing voltage of a cell and total cell array can be measured by the method of SBL voltage evaluation method. The MOSAID tester can collect all SBL signals. The hierarchical bitline of unit cell array block is composed of the cell array of 2k rows and 128 columns, which is divided into 32 cell array sections. The unit cell array section is composed of the cell array of 64 rows and 128 columns. The average sensing voltage with 2Pr value of $5{\mu}C/cm^2$ and SBL capacitance of 40fF is about 700mV at 3.0V operation voltage. That is high compensation method for capacitor size degradation effect. Thus allowed minimum 2Pr value for high density Ferroelectric RAM (FeRAM) can move down to about less than $5{\mu}C/cm^2$.