• 제목/요약/키워드: analog filter

검색결과 312건 처리시간 0.022초

디지털 필터를 이용한 소형 심전도계의 구현 (Implementation of a Mini ECG Using a Digital Filter)

  • 안종현;김기완
    • 반도체디스플레이기술학회지
    • /
    • 제20권2호
    • /
    • pp.77-81
    • /
    • 2021
  • In this paper, a low-csst ECG system using a digital filter was implemented. After amplifying the analog ECG signal, it is converted into a digital signal and filtered. The developed ECG module is miniaturized by removing the analog filter element that occupies the existing volume and replacing it with a digital filter using a 3-stage Butterworth filter which is one of IIR filters. It uses a serial monitoring program with C# to check and save the ECG waveform measured on a computer screen. The ECG system using a developed digital filter in this paper uses a low-cost processor instead of an expensive, high-end processor, and its size and price are reduced by converting the analog filter to a digital filter. In addition, since the waveform of the developed ECG system is similar to the actual ECG waveform of MIT-BIU, it is considered that the existing analog filter can be replaced with the developed digital filter.

WCDMA 베이스밴드단 전류모드 아날로그 필터 설계 (Design of a Current-Mode Analog Filter for WCDMA Baseband Block)

  • 김병욱;방준호;조성익;최석우;김동용
    • 전기학회논문지P
    • /
    • 제57권3호
    • /
    • pp.255-259
    • /
    • 2008
  • In this paper, a current-mode integrator for low-voltage, low-power analog integrated circuits is presented. Using the proposed current-mode integrator, the baseband analog filter is designed for WCDMA wireless communication. To verify the proposed current-mode integrator circuit, Hspice simulation using 1.8V TSMC $0.18{\mu}m$ CMOS parameter is performed and achieved 44.9dB gain, 15.7MHz unity gain frequency. The described 3rd-order current-mode baseband analog filter is composed of the proposed current-mode integrator, and SFG(Signal Flow Graph) method is used to realize the baseband filter. The simulated results show 2.12MHz cutoff frequency which is suitable for WCDMA baseband block.

분산증폭기 기반 GHz 대역 아날로그 FIR 필터 설계 (Design of GHz Analog FIR Filter based on a Distributed Amplifier)

  • 여협구
    • 한국정보통신학회논문지
    • /
    • 제16권8호
    • /
    • pp.1753-1758
    • /
    • 2012
  • 본 논문에서는 분산증폭기 구조를 기반으로 한 아날로그 FIR 필터 구조를 제안하고 그 특성을 분석한다. 또한, 디지털 필터 설계 기술을 이용한 간단한 아날로그 FIR 필터 설계 방법을 제시한다. 제안된 아날로그 FIR 필터는 이동평균필터와 콤필터 형태로 그 회로 구조안에 곱셈기를 포함하지 않기 때문에 multi-GHz 의 높은 주파수 대역에서도 동작 가능하게 하며, RF 시스템에서 필터와 증폭기를 결합한 형태의 응용이 가능하도록 한 구조이다. 제안된 아날로그 FIR 필터는 표준 $0.18{\mu}m$ CMOS 공정 기술을 이용하여 시뮬레이션을 수행하였고 그 결과를 MATLAB으로 모델링하여 얻은 디지털 필터의 결과와 비교하였다. 시뮬레이션 결과 제안된 아날로그 FIR 필터는 디지털 필터와 의 시뮬레이션 결과에 잘 부합하였다.

Digital Filter Design using the Symbol Pulse Invariant Transformation

  • 김태수;;김형래
    • 한국통신학회논문지
    • /
    • 제19권1호
    • /
    • pp.1-9
    • /
    • 1994
  • In general, when IIR digital filter are designed from analog filters, the bilinera transformation and the impluse invariant tramsformation are commonly used. It is known, however, that high frequency response of digital filters designed by these transformations can not be well approximated to the sampled analog signals. In this paper, the symbol pulse invariant transformation is analyzed theoretically so that the symbol pulse invariant transformation which was originally application to a rectangular pulse is newly applied to double rate pulse signals and generic shape pulse signals. Also, the relation of spectra between a transfer function of digital filter and one of analog filter is considered. Further, we apply to design the digital high pass filters using the symbol pulse invariant transformation method.

  • PDF

ADSL 모뎀용 CMOS 시그마-델타 DAC 칩 개발 (Development of CMOS Sigma-Delta DAC Chip for Using ADSL Modem)

  • 방준호;김선홍
    • 전기학회논문지P
    • /
    • 제52권4호
    • /
    • pp.148-153
    • /
    • 2003
  • In this paper, the low voltage 3V Sigma-Delta Digital Analog Converter(DAC) is designed for using in the transmitter of ADSL analog front-end. We have developed the CMOS DAC according to ANSI T1.413-2(DMT) standard specifications of the chip. The designed 4th-order DAC is composed of three block which are 1-bit DAC, 1st-order Switched-Capacitor filter and analog active 2nd-order Resistor-Capacitor(RC) filter. The HSPICE simulation of the designed DAC showing 65db SNR, is connected with 1.1MHz continuous lowpass filter. And also, we have performed the circuits verification and layout verification(ERC, DRC, LVS) followed by fabrication using TSMC 2-poly 5-metal p-substrate CMOS $0.35{\mu}m$ processing parameter. Finally, the chip testing has been performed and presented in the results.

Cascading Chebyshev filter를 이용한 리플 제거에 관한 연구 (A Study on the ripple cancellation using two cascading Chebyshev filters)

  • 신승식
    • 전기학회논문지
    • /
    • 제61권11호
    • /
    • pp.1700-1705
    • /
    • 2012
  • This study is focusing on ripple elimination in the band pass filter. There are generally two design methods in IIR filter design, which are a direct method and an indirect one. The indirect design method that designs the digital IIR LPF using the prototype analog LPF is applied to this study. A Butterworth filter and a Chebyshev filter are the typical prototype analog LPFs. This study shows characteristics of the digital IIR LPFs that are transformed from the prototype analog LPFs. The designed Butterworth and Chebyshev IIR LPFs are also designed as the band pass filters by frequency transformation in order to compare with the proposed cascading Chebyshev BPFs. This study shows frequency characteristics between the transformed IIR BPFs and the proposed cascading Chebyshev BPFs as well. The proposed cascading Chebyshev BPF is designed by cascading the different orders of Chebyshev BPFs. The aspect of the cascading filter is offsetting the ripples to descend them while the pass band ripples of the Chebyshev filter are ascending and vice versa. The designed cascading Chebyshev filter shows the flatness and the sharpness, which represent the advantages of Butterworth filter in the pass band and of Chebyshev filter in the transition band respectively. This result verifies the validity of the designed filter.

A Design Method of Hybrid Analog/Asymmetrical-FIR Pulse-Shaping Filters with an Eye-Opening Control Option against Receiver Timing Jitter

  • Yao, Chia-Yu
    • ETRI Journal
    • /
    • 제32권6호
    • /
    • pp.911-920
    • /
    • 2010
  • This paper presents a method of designing hybrid analog/asymmetrical square-root (SR) FIR filters. In addition to the conventional frequency domain constraints, the proposed method considers time-domain constraints as well, including the inter-symbol interference (ISI) and the opening of the eye pattern at the receiver output. This paper also reviews a systematic way to find the discrete-time equivalence of analog parts in a band-limited digital communication system. Thus, a phase equalizer can be easily realized to compensate for the nonlinear phase responses of the analog components. With the hybrid analog/SR FIR filter co-design, examples show that using the proposed method can result in a more robust ISI performance in the presence of the receiver clock jitter.

CMOS Stereo 16-bit Δ$\Sigma$ DAC Analog단의 설계기법 (Design Methodology of Analog Circuits for a CMOS Stereo 16-bit Δ$\Sigma$ DAC)

  • 김상호;채정석;박영진;손영철;조상준;김상민;김동명;김대정
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2001년도 하계종합학술대회 논문집(2)
    • /
    • pp.93-96
    • /
    • 2001
  • A design methodology of analog circuits for a CMOS stereo 16-bit Δ$\Sigma$ DAC which are suitable for the digital audio applications is described. The limitations of Δ$\Sigma$ DAC exist in the performance of the 1-bit DAC and that of the smoothing filter. The proposed architecture for analog circuits contains the buffer between the digital modulator and the following analog stage and adopts the SCF (switched capacitor filter) and DSC (differential-to-single converter) scheme. In this paper, a guide line for the selection of the filter type for the SCF design in the Δ$\Sigma$ DAC is suggested through the analytical approaches.

  • PDF

전류모드 적분기를 이용한 듀얼 모드 기저대역 필터 설계 (Design of a Dual Mode Baseband Filter Using the Current-Mode Integrator)

  • 김병욱;방준호;조성익;최석우;김동용
    • 전기학회논문지P
    • /
    • 제57권3호
    • /
    • pp.260-264
    • /
    • 2008
  • In this paper, a dual mode baseband analog channel selection filter is described which is designed for the Bluetooth and WCDMA wireless communications. Using the presented current-mode integrator, a dual mode channel selection filter is designed. To verify the current-mode integrator circuit, Hspice simulation using 1.8V Hynix $0.18{\mu}m$ standard CMOS technology was performed and achieved $50.0{\sim}4.3dB$ gain, $2.29{\sim}10.3MHz$ unity gain frequency. The described third-order dual mode analog channel selection filter is composed of the current-mode integrator, and used SFG(Signal Flow Graph) method. The simulated results show 0.51, 2.40MHz cutoff frequency which is suitable for the Bluetooth and WCDMA baseband block each.