• 제목/요약/키워드: a Si:H TFT

검색결과 197건 처리시간 0.044초

Synthesis and Characterization of Layer-Patterned Graphene on Ni/Cu Substrate

  • Jung, Daesung;Song, Wooseok;Lee, Seung Youb;Kim, Yooseok;Cha, Myoung-Jun;Cho, Jumi
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2013년도 제44회 동계 정기학술대회 초록집
    • /
    • pp.618-618
    • /
    • 2013
  • Graphene is only one atom thick planar sheet of sp2-bonded carbon atoms arranged in a honeycomb crystal lattice, which has flexible and transparent characteristics with extremely high mobility. These noteworthy properties of graphene have given various applicable opportunities as electrode and/or channel for various flexible devices via suitable physical and chemical modifications. In this work, for the development of all-graphene devices, we performed to synthesize alternately patterned structure of mono- and multi-layer graphene by using the patterned Ni film on Cu foil, having much different carbon solid solubilities. Depending on the process temperature, Ni film thickness, introducing occasion of methane and gas ratio of CH4/H2, the thickness and width of the multi-layer graphene were considerably changed, while the formation of monolayer graphene on just Cu foil was not seriously influenced. Based on the alternately patterned structure of mono- and multi-layer graphene as a channel and electrode, respectively, the flexible TFT (thin film transistor) on SiO2/Si substrate was fabricated by simple transfer and O2 plasma etching process, and the I-V characteristics were measured. As comparing the change of resistance for bending radius and the stability for a various number of repeated bending, we could confirm that multi-layer graphene electrode is better than Au/Ti electrode for flexible applications.

  • PDF

Threshold Voltage Instability in a-Si:H TFTs and the Implications for Flexible Displays and Circuits

  • Allee, D.R.;Venugopal, S.M.;Shringarpure, R.;Kaftanoglu, K.;Uppili, S.G.;Clark, L.T.;Vogt, B.;Bawolek, E.J.
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2008년도 International Meeting on Information Display
    • /
    • pp.1297-1300
    • /
    • 2008
  • Electrical stress degradation of low temperature, amorphous silicon thin film transistors is reviewed, and the implications for various types of flexible circuitry including active matrix backplanes, integrated drivers and general purpose digital circuitry are examined. A circuit modeling tool that enables the prediction of complex circuit degradation is presented.

  • PDF

Analysis of Low Power Consumption AMOLED Displays on Flexible Stainless Steel Substrates

  • Hack, Mike;Hewitt, Richard;Ma, Ray;Brown, Julie J.;Choi, Jae-Won;Cheon, Jun-Hyuk;Kim, Se-Hwan;Jang, Jin
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2007년도 7th International Meeting on Information Display 제7권1호
    • /
    • pp.58-61
    • /
    • 2007
  • We present simulations and results to demonstrate the viability of stainless steel foil as a substrate for low power consumption, flexible AMOLED displays. Using organic planarization layers, we achieve very smooth surface properties, resulting in excellent TFT performance, that can be repetitively flexed without significantly affecting device performance. The use of phosphorescent OLEDs enables the design of low power consumption 40" AMOLED displays.

  • PDF

능동 구동형 유기 발광 소자 디스플레이용 수소화된 비정질 실리콘 박막 트랜지스터의 전류 안정성 개선을 위해 데이터가 반영된 음전압 인가 방식을 채택한 새로운 화소 회로 (A New Pixel Circuit Employing Data Reflected Negative Bias Annealing To Improve the Current Stability of a-Si:H TFT AMOLED)

  • 국승희;한상면;박현상;한민구
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2007년도 제38회 하계학술대회
    • /
    • pp.246-247
    • /
    • 2007
  • 능동 구동형 유기 발광 소자 디스플레이용 수소화된 비정질 실리콘 박막 트랜지스터의 전류 안정성을 개선하기 위해, 음전압 인가방식을 채택한 새로운 화소 회로를 제안하였다. 제안한 회로는 5개의 트랜지스터를 사용하였고, 직전에 인가했던 $V_{GS}$에 따라 음의 전압을 인가하여 양의 전압에 의한 구동 박막 트랜지스터의 열화 현상을 줄여준다. 본회로는 SPICE 시뮬레이션을 통해 검증하였다.

  • PDF

Amorphous Indium-Tin-Zinc-Oxide (ITZO) Thin Film Transistors

  • 조광민;이기창;성상윤;김세윤;김정주;이준형;허영우
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2010년도 제39회 하계학술대회 초록집
    • /
    • pp.170-170
    • /
    • 2010
  • Thin-film transistors (TFT) have become the key components of electronic and optoelectronic devices. Most conventional thin-film field-effect transistors in display applications use an amorphous or polycrystal Si:H layer as the channel. This silicon layers are opaque in the visible range and severely restrict the amount of light detected by the observer due to its bandgap energy smaller than the visible light. Therefore, Si:H TFT devices reduce the efficiency of light transmittance and brightness. One method to increase the efficiency is to use the transparent oxides for the channel, electrode, and gate insulator. The development of transparent oxides for the components of thin-film field-effect transistors and the room-temperature fabrication with low voltage operations of the devices can offer the flexibility in designing the devices and contribute to the progress of next generation display technologies based on transparent displays and flexible displays. In this thesis, I report on the dc performance of transparent thin-film transistors using amorphous indium tin zinc oxides for an active layer. $SiO_2$ was employed as the gate dielectric oxide. The amorphous indium tin zinc oxides were deposited by RF magnetron sputtering. The carrier concentration of amorphous indium tin zinc oxides was controlled by oxygen pressure in the sputtering ambient. Devices are realized that display a threshold voltage of 4.17V and an on/off ration of ${\sim}10^9$ operated as an n-type enhancement mode with saturation mobility with $15.8\;cm^2/Vs$. In conclusion, the fabrication and characterization of thin-film transistors using amorphous indium tin zinc oxides for an active layer were reported. The devices were fabricated at room temperature by RF magnetron sputtering. The operation of the devices was an n-type enhancement mode with good saturation characteristics.

  • PDF

$CaF_2$ 박막의 전기적, 구조적 특성 (Eelctrical and Structural Properties of $CaF_2$Films)

  • 김도영;최석원;이준신
    • 한국전기전자재료학회논문지
    • /
    • 제11권12호
    • /
    • pp.1122-1127
    • /
    • 1998
  • Group II-AF_2$films such as $CaF_2$, $SrF_2$, and $BaF_2$ have been commonly used many practical applications such as silicon on insulatro(SOI), three-dimensional integrated circuits, buffer layers, and gate dielectrics in filed effect transistor. This paper presents electrical and structural properties of fluoride films as a gate dielectric layer. Conventional gate dielectric materials of TFTs like oxide group exhibited problems on high interface trap charge density($D_it$), and interface state incorporation with O-H bond created by mobile hydrogen and oxygen atoms. To overcome such problems in conventional gate insulators, we have investigated $CaF_2$ films on Si substrates. Fluoride films were deposited using a high vacuum evaporation method on the Si and glass substrate. $CaF_2$ films were preferentially grown in (200) plane direction at room temperature. We were able to achieve a minimum lattice mismatch of 0.74% between Si and $CaF_2$ films. Average roughness of $CaF_2$ films was decreased from 54.1 ${\AA}$ to 8.40 ${\AA}$ as temperature increased form RT and $300^{\circ}C$. Well fabricated MIM device showed breakdown electric field of 1.27 MV/cm and low leakage current of $10^{-10}$ A/$cm^2$. Interface trap charge density between $CaF_2$ film and Si substrate was as low as $1.8{\times}10^{11}cm^{-2}eV^{-1}$.

  • PDF

마이크로파 조사 시간에 따른 InGaZnO 박막 트랜지스터의 전기적 특성 평가 (The Effect of Microwave Annealing Time on the Electrical Characteristics for InGaZnO Thin-Film Transistors)

  • 장성철;박지민;김형도;이현석;김현석
    • 한국재료학회지
    • /
    • 제30권11호
    • /
    • pp.615-620
    • /
    • 2020
  • Oxide semiconductor, represented by a-IGZO, has been commercialized in the market as active layer of TFTs of display backplanes due to its various advantages over a-Si. a-IGZO can be deposited at room temperature by RF magnetron sputtering process; however, additional thermal annealing above 300℃ is required to obtain good semiconducting properties and stability. These temperature are too high for common flexible substrates like PET, PEN, and PI. In this work, effects of microwave annealing time on IGZO thin film and associated thin-film transistors are demonstrated. As the microwave annealing time increases, the electrical properties of a-IGZO TFT improve to a degree similar to that during thermal annealing. Optimal microwave annealed IGZO TFT exhibits mobility, SS, Vth, and VH of 6.45 ㎠/Vs, 0.17 V/dec, 1.53 V, and 0.47 V, respectively. PBS and NBS stability tests confirm that microwave annealing can effectively improve the interface between the dielectric and the active layer.

Effects of thickness of GIZO active layer on device performance in oxide thin-film-transistors

  • Woo, C.H.;Jang, G.J.;Kim, Y.H.;Kong, B.H.;Cho, H.K.
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2009년도 하계학술대회 논문집
    • /
    • pp.137-137
    • /
    • 2009
  • Thin-film transistors (TFTs) that can be prepared at low temperatures have attracted much attention due to the great potential for flexible electronics. One of the mainstreams in this field is the use of organic semiconductors such as pentacene. But device performance of the organic TFTs is still limited by low field effect mobility or rapidly degraded after exposing to air in many cases. Another approach is amorphous oxide semiconductors. Amorphous oxide semiconductors (AOSs) have exactly attracted considerable attention because AOSs were fabricated at room temperature and used lots of application such as flexible display, electronic paper, large solar cells. Among the various AOSs, a-IGZO was considerable material because it has high mobility and uniform surface and good transparent. The high mobility is attributed to the result of the overlap of spherical s-orbital of the heavy pest-transition metal cations. This study is demonstrated the effect of thickness channel layer from 30nm to 200nm. when the thickness was increased, turn on voltage and subthreshold swing were decreased. a-IGZO TFTs have used a shadow mask to deposit channel and source/drain(S/D). a-IGZO were deposited on SiO2 wafer by rf magnetron sputtering. using power is 150W, working pressure is 3m Torr, and an O2/Ar(2/28 SCCM) atmosphere at room temperature. The electrodes were formed with Electron-beam evaporated Ti(30nm) and Au(70nm) structure. Finally, Al(150nm) as a gate metal was evaporated. TFT devices were heat treated in a furnace at $250^{\circ}C$ in nitrogen atmosphere for an hour. The electrical properties of the TFTs were measured using a probe-station to measure I-V characteristic. TFT whose thickness was 150nm exhibits a good subthreshold swing(S) of 0.72 V/decade and high on-off ratio of 1E+08. Field effect mobility, saturation effect mobility, and threshold voltage were evaluated 7.2, 5.8, 8V respectively.

  • PDF

Direct Fabrication of a-Si:H TFT Arrays on Flexible Substrates;Principal Manufacturing Challenges and Solutions

  • O’Rourke, Shawn M.;Loy, Douglas E.;Moyer, Curt;Ageno, Scott K.;O’Brien, Barry P.;Bottesch, Dirk;Marrs, Michael;Dailey, Jeff;Bawolek, Edward J.;Trujillo, Jovan;Kaminski, Jann;Allee, David R.;Venugopal, Sameer M.;Cordova, Rita;Colaneri, Nick;Raupp, Gregory B.
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 한국정보디스플레이학회 2007년도 7th International Meeting on Information Display 제7권1호
    • /
    • pp.251-254
    • /
    • 2007
  • Principal challenges to $\underline{direct\;fabrication}$ of high performance a-Si:H transistor arrays on flexible substrates include automated handling through bonding-debonding processes, substrate-compatible low temperature fabrication processes, management of dimensional instability of plastic substrates, and planarization and management of CTE mismatch for stainless steel foils. Viable solutions to address these challenges are described.

  • PDF

능동형 유기 발광 다이오드(AMOLED)에서 발생하는 수소화된 비정질 실리콘 박막 트랜지스터 (Hydrogenated Amorphous Silicon Thin Film Transistor)의 이력 (Hysteresis) 현상 (Hysteresis Phenomenon of Hydrogenated Amorphous Silicon Thin Film Transistors for an Active Matrix Organic Light Emitting Diode)

  • 최성환;이재훈;신광섭;박중현;신희선;한민구
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2006년도 제37회 하계학술대회 논문집 C
    • /
    • pp.1295-1296
    • /
    • 2006
  • 수소화된 비정질 실리콘 박막 트랜지스터(a-Si:H TFT)의 이력 현상이 능동형 유기 발광 다이오드(Active-Matrix Organic Light Emitting Diode) 디스플레이 패널을 구동할 경우에, 발생할 수 있는 잔상(Residual Image) 문제를 단위 소자 및 회로에서 실험을 통하여 규명하였다. 게이트 시작 전압을 바꾸어 VGS-ID 특성을 측정할 경우, 게이트 시작 전압이 5V에서 시작한 VGS-ID 곡선이 10V에서 시작한 VGS-ID 곡선에 비해 왼쪽으로 0.15V 이동하였다. 이러한 결과는 게이트 시작 전압의 차이에 의해 발생한 트랩된 전하량(Trapped Charge) 변화로 설명할 수 있다. 또한, 인가하는 게이트 전압 간격을 0.5V에서 0.05V로 감소시켰을 때 전하 디트래핑 비율의 변화(Charge De-trapping Rate)로 인하여, 이력 현상(Hysteresis Phenomenon)으로 인한 단위 소자에서의 문턱전압의 변화가 0.78V에서 0.39V로 감소함을 관찰하였다. 제작된 2-TFT 1-Capacitor의 ANGLED 화소에서 (n-1)번째 프레임에서의 OLED 전류가 (n)번째 프레임에서의 OLED 전류에 35%의 전류오차를 발생시키는 것을 측정 및 분석하였다.

  • PDF