• Title/Summary/Keyword: Source-drain current

Search Result 249, Processing Time 0.033 seconds

Characteristics of Schottky Barrier Thin Film Transistors (SB-TFTs) with PtSi Source/Drain on glass substrate

  • O, Jun-Seok;Jo, Won-Ju
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2010.08a
    • /
    • pp.199-199
    • /
    • 2010
  • 최근 평판 디스플레이 산업의 발전에 따라 능동행렬 액정 표시 소자 (AMOLED : Active Matrix Organic Liquid Crystral Display) 가 차세대 디스플레이 분야에서 각광을 받고있다. 기존의 TFT-LCD에 사용되는 a-Si:H는 균일도가 좋지만 전기적인 스트레스에 의해 쉽게 열화되고 낮은 이동도는 갖는 단점이 있으며, ELA (Eximer Laser Annealing) 결정화 poly-Si은 전기적인 특성은 좋지만 uniformity가 떨어지는 단점을 가지고 있어서 AMOLED 및 대면적 디스플레이에 적용하기 어렵다. 따라서 a-Si:H TFT보다 좋은 전기적인 특성을 보이며 ELA 결정화 poly-Si TFT보다 좋은 uniformity를 갖는 SPC (Solid Phase Crystallization) poly-Si TFT가 주목을 받고있다. 본 연구에서는 차세대 디스플레이 적용을 위해서 glass 기판위에 증착된 a-Si을 SPC 로 결정화 시킨 후 TFT를 제작하고 평가하였다. 또한 TFT 형성시에 저온공정을 실현하기 위해서 소스/드레인 영역에 실리사이드를 형성시켰다. 소자 제작시의 최고온도는 $500^{\circ}C$ 이하에서 공정을 진행하는 저온 공정을 실현하였다. Glass 기판위에 a-Si이 80 nm 증착된 기판을 퍼니스에서 24시간 동안 N2 분위기로 약 $600^{\circ}C$ 에서 결정화를 진행하였다. 노광공정을 통하여 Active 영역을 형성시키고 E-beam evaporator를 이용하여 약 70 nm 의 Pt를 증착시킨 후, 소스와 드레인 영역의 실리사이드 형성은 N2 분위기에서 $450^{\circ}C$, $500^{\circ}C$, $550^{\circ}C$에서 열처리를 통하여 형성하였다. 게이트 절연막은 스퍼터링을 이용하여 SiO2를 약 15 nm 의 두께로 증착하였다. 게이트 전극의 형성을 위하여 E-beam evaporator 을 이용하여 약 150 nm 두께의 알루미늄을 증착하고 노광공정을 통하여 게이트 영역을 형성 후 에 $450^{\circ}C$, H2/N2 분위기에서 약 30분 동안 forming gas annealing (FGA)을 실시하였다. 제작된 소자는 실리사이드 형성 온도에 따라서 각각 다른 특성을 보였으며 $450^{\circ}C$에서 실리사이드를 형성시킨 소자는 on currnet와 SS (Subthreshold Swing)이 가장 낮은것을 확인하였다. $500^{\circ}C$$550^{\circ}C$에서 실리사이드를 형성시킨 소자는 거의 동일한 on current와 SS값을 나타냈다. 이로써 glass 기판위의 SB-TFT 제작 시 실리사이드 형성의 최적온도는 $500^{\circ}C$로 생각되어 진다. 위의 결과를 토대로 본 연구에서는 SPC 결정화 방법을 이용하여 SB-TFT를 성공적으로 제작 및 평가하였고, 차세대 디스플레이에 적용할 경우 우수한 특성이 기대된다.

  • PDF

Study of charge trap flash memory device having Er2O3/SiO2 tunnel barrier (Er2O3/SiO2 터널베리어를 갖는 전하트랩 플래시 메모리 소자에 관한 연구)

  • An, Ho-Myung
    • Proceedings of the Korean Institute of Information and Commucation Sciences Conference
    • /
    • 2013.05a
    • /
    • pp.789-790
    • /
    • 2013
  • $Er_2O_3/SiO_2$ double-layer gate dielectric shows low gate leakage current and high capacitance. In this paper, we apply $Er_2O_3/SiO_2$ double-layer gate dielectric as a charge trap layer for the first time. $Er_2O_3/SiO_2$ double-layer thickness is optimized by EDISON Nanophysics simulation tools. Using the simulation results, we fabricated Schottky-barrier silicide source/drain transistor, which has10 um/10um gate length and width, respectively. The nonvolatile device demonstrated very promising characterstics with P/E voltage of 11 V/-11 V, P/E speed of 50 ms/500 ms, data retention of ten years, and endurance of $10^4$ P/E cycles.

  • PDF

TFT 채널층으로 사용하기 위한 IGZO박막의 산소분압에 따른 특성변화

  • Sin, Ju-Hong;Kim, Ji-Hong;No, Ji-Hyeong;Lee, Gyeong-Ju;Kim, Jae-Won;Do, Gang-Min;Park, Jae-Ho;Jo, Seul-Gi;Yeo, In-Hyeong;Mun, Byeong-Mu
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.08a
    • /
    • pp.260-260
    • /
    • 2011
  • 투명 비정질 산화물반도체는 디스플레이의 구동소자인 박막 트랜지스터에 채널층으로 사용된다. 또한 투명하면서 유연성이 있는 소자를 저비용으로 제작할 수 있는 장점을 가진다. 투명 산화물반도체 재료 중 IGZO는 Si 또는 GaAs와 같은 공유결합성 반도체와는 다른 전자 배치로 전도대가 금속이온의 ns 궤도에서 형성되며, 가전도대가 산소 음이온의 2p 궤도에서 형성된다. 특히 큰 반경의 금속 양이온은 인접한 양이온과 궤도 겹침이 크게 발생하게 되며 캐리어의 효과적인 이동 경로를 제공해줌으로써 다른 비정질 반도체와는 다르게 높은 전하이동도(~10 $cm^2$/Vs)를 가진다. 따라서 저온공정에서 우수한 성능의 TFT소자를 제작할 수 있는 장점이 있다. 본 연구에서는 TFT 채널층으로 사용하기 위한 a-IGZO박막의 산소분압에 따른 특성변화를 분석 하였다. a-IGZO박막은 Pulsed Laser Deposition (PLD)를 이용하여 산소분압(20~200 mTorr) 변화에 따라 Glass기판에 증착하였다. 증착된 a-IGZO 박막의 구조적 특성으로는 X-ray diffraction (XRD), Field emission scanning electron microscopy (FE-SEM), 광학적 특성은 UV-vis spectroscopy 분석을 통해서 알아보았다. TFT 채널층의 조건으로는 낮은 off-current, 높은 on-off ratio를 위해 고저항 ($10^3\;{\Omega}cm$)의 진성반도체 성질과 source/drain금속과의 낮은 접촉저항(ohmic contact) 등의 전기적 성질이 필요하다. 따라서 이러한 전기적 특성확인을 위해 transmission line method (TLM)을 사용하여 접촉저항과 비저항을 측정하였고, 채널층으로 적합한 분압조건을 확인해볼 수 있었다.

  • PDF

Transparent and Flexible All-Organic Multi-Functional Sensing Devices Based on Field-effect Transistor Structure

  • Trung, Tran Quang;Tien, Nguyen Thanh;Seol, Young-Gug;Lee, Nae-Eung
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.02a
    • /
    • pp.491-491
    • /
    • 2011
  • Transparent and flexible electronic devices that are light-weight, unbreakable, low power consumption, optically transparent, and mechanical flexible possibly have great potential in new applications of digital gadgets. Potential applications include transparent displays, heads-up display, sensor, and artificial skin. Recent reports on transparent and flexible field-effect transistors (tf-FETs) have focused on improving mechanical properties, optical transmittance, and performances. Most of tf-FET devices were fabricated with transparent oxide semiconductors which mechanical flexibility is limited. And, there have been no reports of transparent and flexible all-organic tf-FETs fabricated with organic semiconductor channel, gate dielectric, gate electrode, source/drain electrode, and encapsulation for sensor applications. We present the first demonstration of transparent, flexible all-organic sensor based on multifunctional organic FETs with organic semiconductor channel, gate dielectric, and electrodes having a capability of sensing infrared (IR) radiation and mechanical strain. The key component of our device design is to integrate the poly(vinylidene fluoride-triflouroethylene) (P(VDF-TrFE) co-polymer directly into transparent and flexible OFETs as a multi-functional dielectric layer, which has both piezoelectric and pyroelectric properties. The P(VDF-TrFE) co-polumer gate dielectric has a high sensitivity to the wavelength regime over 800 nm. In particular, wavelength variations of P(VDF-TrFE) molecules coincide with wavelength range of IR radiation from human body (7000 nm ~14000 nm) so that the devices are highly sensitive with IR radiation of human body. Devices were examined by measuring IR light response at different powers. After that, we continued to measure IR response under various bending radius. AC (alternating current) gate biasing method was used to separate the response of direct pyroelectric gate dielectric and other electrical parameters such as mobility, capacitance, and contact resistance. Experiment results demonstrate that the tf-OTFT with high sensitivity to IR radiation can be applied for IR sensors.

  • PDF

Reduced Graphene Oxide Field Effect Transistor for Detection of H+ Ions and Their Bio-sensing Application

  • Sohn, Il-Yung;Kim, Duck-Jin;Yoon, Ok-Ja;Tien, N.T.;Trung, T.Q.;Lee, N.E.
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2012.02a
    • /
    • pp.195-195
    • /
    • 2012
  • Recently, graphene based solution-gated field-effect transistors (SGFETs) have been received a great attention in biochemical sensing applications. Graphene and reduced graphene oxide (RGO) possess various advantages such as high sensitivity, low detection limit, label-free electrical detection, and ease of fabrication due to their 2D nature and large sensing area compared to 1D nanomaterials- based nanobiosensors. Therefore, graphene or RGO -based SGFET is a good potential candidate for sensitive detection of protons (H+ ions) which can be applied as the transducer in various enzymatic or cell-based biosensing applications. However, reports on detection of H+ ions using graphene or RGO based SGFETs have been still limited. According to recent reports, clean graphene grown by CVD or exfoliation is electrochemically insensitive to changes of H+ concentration in solution because its surface does not have terminal functional groups that can sense the chemical potential change induced by varying surface charges of H+ on CVD graphene surface. In this work, we used RGO -SGFETs having oxygen-containing functional groups such as hydroxyl (OH) groups that effectively interact with H+ ions for expectation of increasing pH sensitivity. Additionally, we also investigate RGO based SGFETs for bio-sensing applications. Hydroloytic enzymes were introduced for sensing of biomolecular interaction on the surface of RGO -SGFET in which enzyme and substrate are acetylcholinesterase (AchE) and acetylcholine (Ach), respectively. The increase in H+ generated through enzymatic reaction of hydrolysis of Ach by AchE immobilized on RGO channel in SGFET could be monitored by the change in the drain-source current (Ids).

  • PDF

Hybrid complementary circuits based on organic/inorganic flexible thin film transistors with PVP/Al2O3 gate dielectrics

  • Kim, D.I.;Seol, Y.G.;Lee, N.E.;Woo, C.H.;Ahn, C.H.;Ch, H.K.
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.02a
    • /
    • pp.479-479
    • /
    • 2011
  • Flexible inverters based on complementary thin-film transistor (CTFTs) are important because they have low power consumption and other advantages over single type TFT inverters. In addition, integrated CTFTs in flexible electronic circuits on low-cost, large area and mechanically flexible substrates have potentials in various applications such as radio-frequency identification tags (RFIDs), sensors, and backplanes for flexible displays. In this work, we introduce flexible complementary inverters using pentacene and amorphous indium gallium zinc oxide (IGZO) for the p-channel and n-channel, respectively. The CTFTs were fabricated on polyimide (PI) substrate. Firstly, a thin poly-4-vinyl phenol (PVP) layer was spin coated on PI substrate to make a smooth surface with rms surface roughness of 0.3 nm, which was required to grow high quality IGZO layers. Then, Ni gate electrode was deposited on the PVP layer by e-beam evaporator. 400-nm-thick PVP and 20-nm-thick ALD Al2O3 dielectric was deposited in sequence as a double gate dielectric layer for high flexibility and low leakage current. Then, IGZO and pentacene semiconductor layers were deposited by rf sputter and thermal evaporator, respectively, using shadow masks. Finally, Al and Au source/drain electrodes of 70 nm were respectively deposited on each semiconductor layer using shadow masks by thermal evaporator. Basic electrical characteristics of individual transistors and the whole CTFTs were measured by a semiconductor parameter analyzer (HP4145B, Agilent Technologies) at room temperature in the dark. Performance of those devices then was measured under static and dynamic mechanical deformation. Effects of cyclic bending were also examined. The voltage transfer characteristics (Vout- Vin) and voltage gain (-dVout/dVin) of flexible inverter circuit were analyzed and the effects of mechanical bending will be discussed in detail.

  • PDF

Highly stable Zn-In-Sn-O TFTs for the Application of AM-OLED Display

  • Ryu, Min-Ki;KoPark, Sang-Hee;Yang, Shin-Hyuk;Cheong, Woo-Seok;Byun, Chun-Won;Chung, Sung-Mook;Kwon, Oh-Sang;Park, Eun-Suk;Jeong, Jae-Kyeong;Cho, Kyoung-Ik;Cho, Doo-Hee;Lee, Jeong-Ik;Hwang, Chi-Sun
    • 한국정보디스플레이학회:학술대회논문집
    • /
    • 2009.10a
    • /
    • pp.330-332
    • /
    • 2009
  • Highly stable bottom gate thin film transistors(TFTs) with a zinc indium tin oxide(Zn-In-Sn-O:ZITO) channel layer have been fabricated by rf-magnetron co-sputtering using a indium tin oxide(ITO:90/10), a tin oxide and a zinc oxide targets. The ZITO TFT (W/L=$40{\mu}m/20{\mu}m$) has a mobility of 24.6 $cm^2$/V.s, a subthreshold swing of 0.12V/dec., a turn-on voltage of -0.4V and an on/off ratio of >$10^9$. When gate field of $1.8{\times}10^5$ V/cm was applied with source-drain current of $3{\mu}A$ at $60^{\circ}C$, the threshold voltage shift was ~0.18 V after 135 hours. We fabricated AM-OLED driven by highly stable bottom gate Zn-In-Sn-O TFT array.

  • PDF

Recrystallized poly-Si TFTs on metal substrate (금속기판에서 재결정화된 규소 박막 트랜지스터)

  • 이준신
    • Electrical & Electronic Materials
    • /
    • v.9 no.1
    • /
    • pp.30-37
    • /
    • 1996
  • Previously, crystallization of a-Si:H films on glass substrates were limited to anneal temperature below 600.deg. C, over 10 hours to avoid glass shrinkage. Our study indicates that the crystallization is strongly influenced by anneal temperature and weakly affected by anneal duration time. Because of the high temperature process and nonconducting substrate requirements for poly-Si TFTs, the employed substrates were limited to quartz, sapphire, and oxidized Si wafer. We report on poly-Si TFT's using high temperature anneal on a Si:H/Mo structures. The metal Mo substrate was stable enough to allow 1000.deg. C anneal. A novel TFT fabrication was achieved by using part of the Mo substrate as drain and source ohmic contact electrode. The as-grown a-Si:H TFT was compared to anneal treated poly-Si TFT'S. Defect induced trap states of TFT's were examined using the thermally stimulated current (TSC) method. In some case, the poly-Si grain boundaries were passivated by hydrogen. A-SI:H and poly-Si TFT characteristics were investigated using an inverted staggered type TFT. The poly -Si films were achieved by various anneal techniques; isothermal, RTA, and excimer laser anneal. The TFT on as grown a-Si:H exhibited a low field effect mobility, transconductance, and high gate threshold voltage. Some films were annealed at temperatures from 200 to >$1000^{\circ}C$ The TFT on poly-Si showed an improved $I_on$$I_off$ ratio of $10_6$, reduced gate threshold voltage, and increased field effect mobility by three orders. Inverter operation was examined to verify logic circuit application using the poly Si TFTs.

  • PDF

Fabrication and Characteristics of a-Si : H TFT for Image Sensor (영상센서를 위한 비정질 실리콘 박막트랜지스터의 제작 및 특성)

  • Kim, Young-Jin;Park, Wug-Dong;Kim, Ki-Wan;Choi, Kyu-Man
    • Journal of Sensor Science and Technology
    • /
    • v.2 no.1
    • /
    • pp.95-99
    • /
    • 1993
  • a-Si : H TFTs for image sensor have been fabricated and their operational characteristics have been investigated. Hydrogenated amorphous silicon nitride(a-SiN : H) films were used for the gate insulator and $n^{+}$-a-Si : H films were depostied for the source and drain contact. The thicknesses of a-SiN : H and a-Si : H films were $2000{\AA}$, respectively and the thickness of $n^{+}$-a-Si : H film was $500{\AA}$. Also the channel length and channel width of a-Si : H TFTs were $50{\mu}m$ and $1000{\mu}m$, respectively. The ON/OFF current ratio, threshold voltage, and field effect mobility of fabricated a-Si : H TFTs were $10^{5}$, 6.3 V, and $0.15cm^{2}/V{\cdot}s$, respectively.

  • PDF

Optimum Design of Junctionless MOSFET Based on Silicon Nanowire Structure and Analysis on Basic RF Characteristics (실리콘 나노 와이어 기반의 무접합 MOSFET의 최적 설계 및 기본적인 고주파 특성 분석)

  • Cha, Seong-Jae;Kim, Kyung-Rok;Park, Byung-Gook;Rang, In-Man
    • Journal of the Institute of Electronics Engineers of Korea SD
    • /
    • v.47 no.10
    • /
    • pp.14-22
    • /
    • 2010
  • The source/channel/drain regions are formed by ion implantation with different dopant types of $n^+/p^{(+)}/n^+$ in the fabrication of the conventional n-type metal-oxide-semiconductor field effect transistor(NMOSFET). In implementing the ultra-small devices with channel length of sub-30 nm, in order to achieve the designed effective channel length accurately, low thermal budget should be considered in the fabrication processes for minimizing the lateral diffusion of dopants although the implanted ions should be activated as completely as possible for higher on-current level. Junctionless (JL) MOSFETs fully capable of the the conventional NMOSFET operations without p-type channel for enlarging the process margin are under researches. In this paper, the optimum design of the JL MOSFET based on silicon nanowire (SNW) structure is carried out by 3-D device simulation and the basic radio frequency (RF) characteristics such as conductance, maximum oscillation frequency($f_{max}$), current gain cut-off frequency($f_T$) for the optimized device. The channel length was 30 run and the design variables were the channel doping concentration and SNW radius. For the optimally designed JL SNW NMOSFET, $f_T$ and $f_{max}$ high as 367.5 GHz and 602.5 GHz could be obtained, respectively, at the operating bias condition $V_{GS}$ = $V_{DS}$ = 1.0 V).