• 제목/요약/키워드: Nano Second Pulse Generator

검색결과 2건 처리시간 0.016초

Marx 펄스발생기를 응용한 소형 고전압 급준 펄스 발생장치 (Fast Rise Time High Voltage Pulse Generator Applying The Marx Generator)

  • 박승록;정석환;김진규;문재덕
    • 대한전기학회논문지:전기물성ㆍ응용부문C
    • /
    • 제50권2호
    • /
    • pp.72-78
    • /
    • 2001
  • A compact size high voltage pulse generator with nanosecond rise time has been designed and investigated experimentally. The inductance of a pulse generator can be reduced by fixing the Marx generator and pulse forming network components into a single cylindrical unit. As a result, nanosecond rise time about $8{\sim}10[ns]$ and pulse width of several hundred [ns] can be obtained from a modified Marx pulse generator. And parametric studies showed that the rise time of the output pulse was depended little on the change of the load resistance and the charging capacitance while, the pulse width of the output pulse was depended greatly upon the change of the load resistance and the charging capacitance. The theoretical showed the possibility to design the laboratory-size pulse generator very fast rising time and a proper pulse width by minimizing stray inductance and varying resistance and capacitance.

  • PDF

Fabrication and characterization of $WSi_2$ nanocrystals memory device with $SiO_2$ / $HfO_2$ / $Al_2O_3$ tunnel layer

  • Lee, Hyo-Jun;Lee, Dong-Uk;Kim, Eun-Kyu;Son, Jung-Woo;Cho, Won-Ju
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2011년도 제40회 동계학술대회 초록집
    • /
    • pp.134-134
    • /
    • 2011
  • High-k dielectric materials such as $HfO_2$, $ZrO_2$ and $Al_2O_3$ increase gate capacitance and reduce gate leakage current in MOSFET structures. This behavior suggests that high-k materials will be promise candidates to substitute as a tunnel barrier. Furthermore, stack structure of low-k and high-k tunnel barrier named variable oxide thickness (VARIOT) is more efficient.[1] In this study, we fabricated the $WSi_2$ nanocrystals nonvolatile memory device with $SiO_2/HfO_2/Al_2O_3$ tunnel layer. The $WSi_2$ nano-floating gate capacitors were fabricated on p-type Si (100) wafers. After wafer cleaning, the phosphorus in-situ doped poly-Si layer with a thickness of 100 nm was deposited on isolated active region to confine source and drain. Then, on the gate region defined by using reactive ion etching, the barrier engineered multi-stack tunnel layers of $SiO_2/HfO_2/Al_2O_3$ (2 nm/1 nm/3 nm) were deposited the gate region on Si substrate by using atomic layer deposition. To fabricate $WSi_2$ nanocrystals, the ultrathin $WSi_2$ film with a thickness of 3-4 nm was deposited on the multi-stack tunnel layer by using direct current magnetron sputtering system [2]. Subsequently, the first post annealing process was carried out at $900^{\circ}C$ for 1 min by using rapid thermal annealing system in nitrogen gas ambient. The 15-nm-thick $SiO_2$ control layer was deposited by using ultra-high vacuum magnetron sputtering. For $SiO_2$ layer density, the second post annealing process was carried out at $900^{\circ}C$ for 30 seconds by using rapid thermal annealing system in nitrogen gas ambient. The aluminum gate electrodes of 200-nm thickness were formed by thermal evaporation. The electrical properties of devices were measured by using a HP 4156A precision semiconductor parameter analyzer with HP 41501A pulse generator, an Agillent 81104A 80MHz pulse/pattern generator and an Agillent E5250A low leakage switch mainframe. We will discuss the electrical properties for application next generation non-volatile memory device.

  • PDF