• Title/Summary/Keyword: Gold stud bumping

Search Result 3, Processing Time 0.021 seconds

Investigation on the $8{\times}8$ ReadOut IC for Ultra Violet Detector (UV 검출기 제작을 위한 $8{\times}8$ ReadOut IC에 관한 연구)

  • Kim, Joo-Yeon;Kim, Tae-Geun
    • Journal of the Institute of Electronics Engineers of Korea TE
    • /
    • v.42 no.3
    • /
    • pp.45-50
    • /
    • 2005
  • A UV camera is being used in various application regions such as industry, medical science, military, and environment monitoring. A ROIC(ReadOut IC) is developed and can read the responses from UV photodiode sensors which are made with III-V nitride semiconductors of GaN series haying high resolution and high efficiency. To design FPA(Focal Plane Array) UV $8{\times}8$ ROIC, the photodiode type sensor devices are modeled as the capacitor type ones. The ROIC reads out signals from the detector at)d outputs sequentially pixel signals after amplifying and noise filtering of them. The ROIC is fabricated using the $0.5{\mu}m$ 2Poly 3Metal N-well CMOS process. And then, it and photodiode array are hybrid bonded by gold stud bumping process using ACP(Anisotropic Conductive Paste). After the packaging, UV images appearing on PC verified the operations of the ROIC.

Critical Cleaning Requirements for Back End Wafer Bumping Processes

  • Bixenman, Mike
    • Proceedings of the International Microelectronics And Packaging Society Conference
    • /
    • 2000.04a
    • /
    • pp.57-64
    • /
    • 2000
  • As integrated circuits become more complex, the number of I/O connections per chip grow. Conventional wire-bonding, lead-frame mounting techniques are unable to keep up. The space saved by shrinking die size is lost when the die is packaged in a huge device with hundreds of leads. The solution is bumps; gold, conductive adhesive, but most importantly solder bumps. Virtually every semiconductor manufacturer in the world is using or planning to use bump technology fur their larger and more complex devices. Several wafer-bumping processes used in the manufacture of bumped wafer. Some of the more popular techniques are evaporative, stencil or screen printing, electroplating, electrodes nickel, solder jetting, stud bumping, decal transfer, punch and die, solder injection or extrusion, tacky dot process and ball placement. This paper will discuss the process steps for bumping wafers using these techniques. Critical cleaning is a requirement for each of these processes. Key contaminants that require removal are photoresist and flux residue. Removal of these contaminants requires wet processes, which will not attack, wafer metallization or passivation. research has focused on enhanced cleaning solutions that meet this critical cleaning requirement. Process parameters defining time, temperature, solvency and impingement energy required to solvate and remove residues from bumped wafers will be presented herein.

  • PDF

Critical Cleaning Requirements for Back End Wafer Bumping Processes

  • Bixenman, Mike
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.7 no.1
    • /
    • pp.51-59
    • /
    • 2000
  • As integrated circuits become more complex, the number of I/O connections per chip grow. Conventional wire-bonding, lead-frame mounting techniques are unable to keep up. The space saved by shrinking die size is lost when the die is packaged in a huge device with hundreds of leads. The solution is bumps; gold, conductive adhesive, but most importantly solder bumps. Virtually every semiconductor manufacturer in the world is using or planning to use bump technology for their larger and more complex devices. Several wafer-bumping processes used in the manufacture of bumped wafer. Some of the more popular techniques are evaporative, stencil or screen printing, electroplating, electroless nickel, solder jetting, stud humping, decal transfer, punch and die, solder injection or extrusion, tacky dot process and ball placement. This paper will discuss the process steps for bumping wafers using these techniques. Critical cleaning is a requirement for each of these processes. Key contaminants that require removal are photoresist and flux residue. Removal of these contaminants requires wet processes, which will not attack, wafer metallization or passivation. Research has focused on enhanced cleaning solutions that meet this critical cleaning requirement. Process parameters defining time, temperature, solvency and impingement energy required to solvate and remove residues from bumped wafers will be presented herein.

  • PDF