• Title/Summary/Keyword: ENMODL

Search Result 4, Processing Time 0.017 seconds

Design of ENMODL CLA for Low Power High Speed Multipier (고속 저전력 곱셈기에 적합한 ENMODL CLA 설계)

  • 백한석;한석붕
    • Journal of the Institute of Convergence Signal Processing
    • /
    • v.2 no.4
    • /
    • pp.91-96
    • /
    • 2001
  • In this paper we propose a new ENMODL(Enhanced-NORA-MODL) CLA(Carry-Look Ahead Adder) for high speed and low power multiplier. To reduce transistor counts, area and power dissipation we developed new-approaches. The method makes use of a dynamic CMOS logic ENMODL CLA. The advantage of ENMODL is small area and high speed The speed of ENMODL CLA is invreased by 6.27 % as compared with conventional NMOCL CLA. The proposed method was verified by HSPICE simulation and layout througth 0.6${\mu}{\textrm}{m}$ CMOS process.

  • PDF

Design of ENMODL CLA for Low Power High Speed Multiplier (고속 저전력 곱셈기에 적합한 ENMODL CLA 설계)

  • 백한석;진중호;송관호;문성룡;한석붕;김강철
    • Proceedings of the Korea Institute of Convergence Signal Processing
    • /
    • 2001.06a
    • /
    • pp.93-96
    • /
    • 2001
  • 본 논문에서는 고속 저전력 곱셈기에 적합한 CPA(Carry Propagation Adder)부분의 ENMODL (Enhanced NORA MODL) 설계방식을 제안한다. ENMODL 설계방식은 반복성이 많은 CLA(Carry-Look-ahead Adder) 가산기와 같은 회로에서 많은 면적을 줄일 수 있고 동작 속도를 빠르게 할 수 있다. 따라서 본 논문에서는 저전력 고속 곱셈기에 적합한 CPA 부분을 ENMODL CLA 가산기로 설계했고 현대 0.6$\mu\textrm{m}$ 2-poly 3-metal 공정파라미터를 이용하여 HSPICE로 시뮬레이션 하여 회로의 성능을 확인하였다. 또한, CADENCE tool을 이용하여 16비트 곱셈기에 적합한 ENMODL CLA를 레이아웃 하여 칩 제작 중에 있다.

  • PDF

Design of New Partial Product Compressor and ENMODL CLA for High Speed and Low Power Multiplier (고속 저전력 곱셈기를 위한 새로운 부분곱 압축기와 ENMODL CLA의 설계)

  • 백한석;진중호;송근호;문성룡;한석붕;김강철
    • Proceedings of the IEEK Conference
    • /
    • 2001.06b
    • /
    • pp.377-380
    • /
    • 2001
  • In this paper, we propose new partial product compressor and ENMODL (Enhanced-NORA-MODL) CLA(Carry Look-ahead Adder) for high speed and low power multiplier. To reduce transistor count, area, power we developed two new-approaches. One is small size partial product compressor, the other is dynamic CMOS logic ENMODL CLA. The transistor count of new compressor is reduced by 11% as compared with that of conventional one. The speed of ENMODL CLA is increased by 6.27% as compared with NMODL CLA.

  • PDF

Design of 32-bit Carry Lookahead Adder Using ENMODL (ENMODL을 이용한 32 비트 CLA 설계)

  • 김강철;이효상;송근호;서정훈;한석붕
    • Journal of the Korea Institute of Information and Communication Engineering
    • /
    • v.3 no.4
    • /
    • pp.787-794
    • /
    • 1999
  • This paper presents an ENMODL(enhances NORA MODL) circuit and implements a high-speed 32 bit CLA(carry lookahead adder) with the new dynamic logics. The proposed logic can reduce the area and the Propagation delay of carry because output inverters and a clocking PMOS of second stage can be omitted in two-stage MODL(multiple output domino logic) circuits. The 32-bit CLA is implemented with 0.8um double metal CMOS Process and the carry propagation delay of the adder is about 3.9 nS. The ENMODL circuits can improve the performance in the high-speed computing circuits depending on the degree of recurrence.

  • PDF