• Title/Summary/Keyword: DDDNMOS (double diffused drain N-type MOSFET)

Search Result 1, Processing Time 0.013 seconds

Determination of optimal ion implantation conditions to prevent double snapback of high voltage operating DDDNMOS device for ESD protection (고전압 정전기 보호용 DDDNMOS 소자의 더블 스냅백 방지를 위한 최적의 이온주입 조건 결정)

  • Seo, Yong-Jin
    • Journal of IKEEE
    • /
    • v.26 no.3
    • /
    • pp.333-340
    • /
    • 2022
  • Process and device simulations were performed to determine the optimal ion implantation conditions to prevent double snapback of high voltage operating DDDNMOS (double diffused drain N-type MOSFET) device for ESD protection. By examining the effects of HP-Well, N- drift and N+ drain ion implantation on the double snapback and avalanche breakdown voltages, it was possible to prevent double snapback and improve the electrostatic protection performance. If the ion implantation concentration of the N- drift region rather than the HP-Well region is optimally designed, it prevents the transition from the primary on-state to the secondary on-state, so that relatively good ESD protection performance can be obtained. Since the concentration of the N- drift region affects the leakage current and the avalanche breakdown voltage, in the case of a process technology with an operating voltage greater than 30V, a new structure such as DPS or colligation of optimal process conditions can be applied. In this case, improved ESD protection performance can be realized.