Browse > Article

Analysis of Phase Noise in Digital Hybrid PLL Frequency Synthesizer  

이현석 (충북대학교 전자공학과 및 컴퓨터정보통신연구소)
손종원 (충북대학교 전자공학과 및 컴퓨터정보통신연구소)
유흥균 (충북대학교 전자공학과 및 컴퓨터정보통신연구소)
Publication Information
Abstract
This paper addresses the phase noise analysis of high-speed DH-PLL(Digital Hybrid Phase-Locked Loops) frequency synthesizer. Because of the additional quantization noise of D/A converter in DH-PLL, the phase noise of DH-PLL is increased than the conventional PLL. Three kinds of noise sources such as reference input, D/A converter, and VCO(Voltage Controlled Oscillator) are considered to analyze the phase noise. It largely depends on the closed loop bandwidth and frequency synthesis division ratio(N) so that we can decide the optimal closed loop bandwidth to minimize the phase noise of DH-PLL. It is shown that the simulation results closely match with the results of analytical approach.
Keywords
DH-PLL; Phase Noise; Loop Bandwidth; Frequency Synthesis Division Ratio;
Citations & Related Records
연도 인용수 순위
  • Reference
1 Noise in Phase-Locked Loops /
[ Ali Hajimiri ] / Symp. on Mixed-Signal Design
2 /
[ Dan H. Wolaver ] / Phase-locked loop circuit design
3 A General Theory of Phase Noise in Electrical Oscillators /
[ Ali Hajimiri;Thomas H. Lee ] / IEEE J. Solid-State Circuits
4 A Low-Noise Phase-Locked Loop Design by Loop Bandwidth Optimization /
[ K. H. Lim;C. H. Park;D. S. Kim;B. S. Kim ] / IEEE J. Solid-State Circuits
5 A New Triple-Controlled Type Frequency Synthesizer Using Simplified DDFS-driven Digital Hybrid PLL System /
[ H. G. Ryu;Y. Y. Kim;H. M. Ryu;H. S. Lee ] / IEEE Transaction on Consumer Electronics
6 /
[ William F. Egan ] / Frequency Synthesis by Phase Lock(2nd)