Browse > Article
http://dx.doi.org/10.7471/ikeee.2014.18.2.192

3rd SDM with FDPA Technique to Improve the Input Range  

Kwon, Ik-Jun (Dept. of Electronics Engineering, Chonbuk University)
Kim, Jae-Bung (Dept. of Electronics Engineering, Chonbuk University)
Cho, Seong-Ik (Dept. of Electronics Engineering, Chonbuk University)
Publication Information
Journal of IKEEE / v.18, no.2, 2014 , pp. 192-197 More about this Journal
Abstract
In this paper, $3^{rd}$ SDM with FDPA(Feedback Delay Pass Addition) technique to improve the input range is proposed. Conventional architecture with $3^{rd}$ transfer function is just made as adding a digital delay path in $2^{nd}$ SDM architecture. But the input range is very small because feedback path into the first integrator is increased. But, proposed architecture change feedback path into the first integrator to the second integrator, so input range could be improved about 9dB. The $3^{rd}$ SC SDM with only one operational amplifier was implemented using double-sampling technique. Simulation results for the proposed SDM designed in $0.18{\mu}m$ CMOS technology with power supply voltage 1.8V, signal bandwidth 20KHz and audible sampling frequency 2.8224MHz show SNR(Signal to Noise Ratio) of 83.8dB, the power consumption of $700{\mu}W$ and Dynamic Range of 82.8dB.
Keywords
Sigma-delta modulator; noise-shaping; feedback; Double sampling; SNR;
Citations & Related Records
Times Cited By KSCI : 1  (Citation Analysis)
연도 인용수 순위
1 Eui-hoon Jung, Jae-Bung Kim, Seong-ik Cho, "Design of Opamp Sharing SDM with FDPA(Feedback Delay Path Addition) Technique" Journal of IKEEE, v.17, no.4, 511-516, Dec., 2013.   DOI
2 Chuc K. Thanh, Stephen H. Lewis, and Paul J. Hurst, "A Second-Order Double-Sampled Delta-Sigma Modulator Using Individual-Level Averaging" IEEE J. Solid-State Circuits, vol. 32, No. 8, pp. 1269-1273, Aug. 1997.   DOI   ScienceOn
3 D. Senderowicz, et al., "Low-Voltage Double-Sampled ${\Delta}{\Sigma}$ Converters," IEEE J. Solid-State Circuits, vol. 37, pp: 1215-1225, Dec., 1997.
4 Peluso, V. Vancorenland, P. Marques, A.M. Steyaert, M.S.J. Sansen, Willy. "A 900-mV low-power ${\Delta}{\Sigma}$A/D converter with 77-dB dynamic range" Solid-State Circuits, IEEE Journal of Volume: 33, Issue: 12 1998.
5 Pin-Han Su and Herming Chiueh, "The Design of Low-Power CIFF structure Second-Order Sigma-Delta Modulator", IEEE T. Circuit and Systems, MWSCAS 2009.
6 Xi Gou, Yi-ran Li, Jian-qiu Chen, Jun Xu, Jun-Yan Ren, "A Low Power Low Voltage 16-bit ${\Sigma}{\Delta}$ Modulator", IEEE T. Circuits and Systems, ISCAS 2009.
7 J. Koh, Y. Chio, and G. Gomez, "A 66dB DR 1.2V 1.2mW single-amplifier double-sampling 2nd-order ${\Delta}{\Sigma}$ ADN for WCDMA in 90nm CMOS," in IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers, Feb. 2005, vol. 1, pp. 170-171.